xc6vcx75t Xilinx Corp., xc6vcx75t Datasheet - Page 43

no-image

xc6vcx75t

Manufacturer Part Number
xc6vcx75t
Description
Virtex-6 Cxt Family Data Sheet
Manufacturer
Xilinx Corp.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC6VCX75T
Manufacturer:
XILINX
0
Part Number:
xc6vcx75t-1FF484C
Manufacturer:
XILINX
Quantity:
624
Part Number:
xc6vcx75t-1FF484C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
xc6vcx75t-1FF484C
Manufacturer:
XILINX
0
Part Number:
xc6vcx75t-1FF484I
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
xc6vcx75t-1FF784C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
xc6vcx75t-1FFG484C
Manufacturer:
XilinxInc
Quantity:
3 000
Part Number:
xc6vcx75t-1FFG784C
Manufacturer:
XILINX
Quantity:
13
Part Number:
xc6vcx75t-1FFG784I
Manufacturer:
XilinxInc
Quantity:
3 000
Table 52: Configuration Switching Characteristics (Cont’d)
DS153 (v1.4) July 28, 2010
Advance Product Specification
Notes:
1.
2.
3.
BPI Master Flash Mode Programming Switching
T
T
T
SPI Master Flash Mode Programming Switching
T
T
T
T
CCLK Output (Master Modes)
T
T
CCLK Input (Slave Modes)
T
T
Dynamic Reconfiguration Port (DRP) for MMCM Before and After DCLK
F
T
T
T
T
T
T
T
BPICCO
BPIDCC
INITADDR
SPIDCC
SPICCM
SPICCFC
FSINIT
MCCKL
MCCKH
SCCKL
SCCKH
DCK
MMCMDCK_DADDR
MMCMCKD_DADDR
MMCMDCK_DI
MMCMDCK_DEN
MMCMDCK_DWE
MMCMCKO_DO
MMCMCKO_DRDY
To support longer delays in configuration, use the design solutions described in Virtex-6 FPGA Configuration Guide.
Only during configuration, the last edge is determined by a weak pull-up/pull-down resistor in the I/O.
DO will hold until next DRP operation.
/T
/T
/T
(2)
FSINITH
BPICCD
SPIDCCD
/T
Symbol
MMCMCKD_DI
/T
/T
MMCMCKD_DEN
MMCMCKD_DWE
/
ADDR[25:0], RS[1:0], FCS_B, FOE_B, FWE_B outputs
valid after CCLK rising edge at 2.5V
ADDR[25:0], RS[1:0], FCS_B, FOE_B, FWE_B outputs
valid after CCLK rising edge at 1.8V
Setup/Hold on D[15:0] data input pins
Minimum period of initial ADDR[25:0] address cycles
DIN Setup/Hold before/after the rising CCLK edge
MOSI clock to out at 2.5V
MOSI clock to out at 1.8V
FCS_B clock to out at 2.5V
FCS_B clock to out at 2.5V
FS[2:0] to INIT_B rising edge Setup and Hold
Master CCLK clock Low time duty cycle
Master CCLK clock High time duty cycle
Slave CCLK clock minimum Low time
Slave CCLK clock minimum High time
Maximum frequency for DCLK
DADDR Setup/Hold
DI Setup/Hold
DEN Setup/Hold time
DWE Setup/Hold time
CLK to out of DO
CLK to out of DRDY
(3)
www.xilinx.com
Description
1.63/0.00 1.63/0.00
1.63/0.00 1.63/0.00
1.63/0.00 1.63/0.00
1.63/0.00 1.63/0.00
Virtex-6 CXT Family Data Sheet
4.0/0.0
2.5/0.0
45/55
45/55
3.64
0.38
200
2.5
2.5
Speed Grade
-2
4
6
3
4
4
4
4
2
4.0/0.0
2.5/0.0
45/55
45/55
3.64
0.38
200
2.5
2.5
-1
4
6
3
4
4
4
4
2
CCLK cycles
%, Min/Max
%, Min/Max
ns, Min
ns, Min
Units
MHz
ns
ns
ns
ns
ns
ns
ns
ns
µs
ns
ns
ns
ns
ns
ns
43

Related parts for xc6vcx75t