adsp-21266skstz-2b Analog Devices, Inc., adsp-21266skstz-2b Datasheet - Page 36

no-image

adsp-21266skstz-2b

Manufacturer Part Number
adsp-21266skstz-2b
Description
Sharc Embedded Processor
Manufacturer
Analog Devices, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADSP-21266SKSTZ-2B
Manufacturer:
SUMIDA
Quantity:
3 000
Part Number:
ADSP-21266SKSTZ-2B
Manufacturer:
AD
Quantity:
1 000
Part Number:
ADSP-21266SKSTZ-2B
Manufacturer:
ADI/亚德诺
Quantity:
20 000
ADSP-21261/ADSP-21262/ADSP-21266
SPI Interface Protocol—Master
Table 35. SPI Interface Protocol—Master
Parameter
Timing Requirements
t
t
Switching Characteristics
t
t
t
t
t
t
t
t
SSPIDM
HSPIDM
SPICLKM
SPICHM
SPICLM
DDSPIDM
HDSPIDM
SDSCIM
HDSM
SPITDM
CPHASE = 1
CPHASE = 0
(OUTPUT)
(OUTPUT)
(OUTPUT)
(OUTPUT)
(OUTPUT)
SPICLK
(CP = 0)
SPICLK
(CP = 1)
(INPUT)
(INPUT)
FLG3-0
MISO
MOSI
MOSI
MISO
t
S S P I D M
Data Input Valid to SPICLK Edge (Data Input Setup Time)
SPICLK Last Sampling Edge to Data Input Not Valid
Serial Clock Cycle
Serial Clock High Period
Serial Clock Low Period
SPICLK Edge to Data Out Valid (Data Out Delay Time)
SPICLK Edge to Data Out Not Valid (Data Out Hold Time)
FLAG3–0 OUT (SPI Device Select) Low to First SPICLK Edge
Last SPICLK Edge to FLAG3–0 OUT High
Sequential Transfer Delay
t
S D S C I M
VALID
MSB
t
t
MSB
S P I C H M
S P IC LM
VALID
MSB
t
H S P ID M
t
t
D D S P I D M
t
t
S S P ID M
MSB
S P IC LM
S P I C H M
Figure 25. SPI Interface Protocol—Master
t
D D S P I D M
Rev. E | Page 36 of 48 | July 2008
t
H S P I D M
t
H D S P I D M
t
t
S S P I D M
HDSPIDM
t
VALID
S P IC LK M
LSB
LSB
VALID
LSB
Min
5
2
8 × t
4 × t
4 × t
10
4 × t
4 × t
4 × t
t
H D S M
LSB
CCLK
CCLK
CCLK
CCLK
CCLK
CCLK
t
– 2
– 2
– 2
– 1
– 1
H S P I D M
t
S P I T D M
Max
3
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for adsp-21266skstz-2b