m41t81s STMicroelectronics, m41t81s Datasheet - Page 14

no-image

m41t81s

Manufacturer Part Number
m41t81s
Description
Serial Access Real-time Clock With Alarms
Manufacturer
STMicroelectronics
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M41T81S
Manufacturer:
ST
0
Part Number:
m41t81sM6
Manufacturer:
ST
0
Part Number:
m41t81sM6/M41T81M6
Manufacturer:
ST
0
Part Number:
m41t81sM6E
Manufacturer:
ST
Quantity:
20 000
Part Number:
m41t81sM6F
Manufacturer:
ST
Quantity:
20 000
Part Number:
m41t81sMX6
Manufacturer:
ST
Quantity:
20 000
Part Number:
m41t81sMY
Manufacturer:
ST
0
Part Number:
m41t81sMY6
Manufacturer:
ST
0
Part Number:
m41t81sMY6
Manufacturer:
ST
Quantity:
20 000
3
Note:
Power-down timestamp
Clock registers
14/31
Clock operation
The 20-byte Register Map (see
the clock and to read the date and time from the clock, in a binary coded decimal format.
Tenths/Hundredths of Seconds, Seconds, Minutes, and Hours are contained within the first
four registers.
Tenths/Hundredths of seconds cannot be written to any value other than “00.”
Bits D6 and D7 of Clock Register 03h (Century/Hours Register) contain the CENTURY
ENABLE Bit (CEB) and the CENTURY Bit (CB). Setting CEB to a '1' will cause CB to toggle,
either from '0' to '1' or from '1' to '0' at the turn of the century (depending upon its initial
state). If CEB is set to a '0,' CB will not toggle. Bits D0 through D2 of Register 04h contain
the Day (day of week). Registers 05h, 06h, and 07h contain the Date (day of month), Month
and Years. The ninth clock register is the Calibration Register (this is described in the Clock
Calibration section). Bit D7 of Register 01h contains the STOP Bit (ST). Setting this bit to a
'1' will cause the oscillator to stop. If the device is expected to spend a significant amount of
time on the shelf, the oscillator may be stopped to reduce current drain. When reset to a '0'
the oscillator restarts within one second.
The eight Clock Registers may be read one byte at a time, or in a sequential block. Provision
has been made to assure that a clock update does not occur while any of the eight clock
addresses are being read. If a clock address is being read, an update of the clock registers
will be halted. This will prevent a transition of data during the READ.
When a power failure occurs, the HALT (HT) Bit will automatically be set to a '1.' This will
prevent the clock from updating the registers, and will allow the user to read the exact time
of the power-down event. Resetting the HT Bit to a '0' will allow the clock to update the
registers with the current time.
The M41T81S offers 20 internal registers which contain Clock, Alarm, Watchdog, Flags,
Square Wave and Calibration data. These registers are memory locations which contain
external (user accessible) and internal copies of the data (usually referred to as BiPORT
cells). The external copies are independent of internal functions except that they are
updated periodically by the simultaneous transfer of the incremented internal copy. The
internal divider (or clock) chain will be reset upon the completion of a WRITE to any clock
address.
The system-to-user transfer of clock data will be halted whenever the address being read is
a clock address (00h to 07h). The update will resume either due to a Stop Condition or when
the pointer increments to any non-clock address (08h-13h).
Clock and Alarm Registers store data in BCD. Calibration, Watchdog and Square Wave
Registers store data in Binary Format.
Table 2: Clock register map on page
15) is used to both set

Related parts for m41t81s