pi7c8154b Pericom Semiconductor Corporation, pi7c8154b Datasheet - Page 90

no-image

pi7c8154b

Manufacturer Part Number
pi7c8154b
Description
Asynchronous 2-port Pci Bridge
Manufacturer
Pericom Semiconductor Corporation
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
pi7c8154bNAE
Manufacturer:
Pericom
Quantity:
10 000
Part Number:
pi7c8154bNAE
Manufacturer:
PERICOM
Quantity:
20 000
Part Number:
pi7c8154bNAIE
Manufacturer:
Pericom
Quantity:
10 000
06-0008
Bit
1
2
3
4
5
6
7
Function
Posted Write
with Parity Error
Posted Write
with Non-
Delivery Data
Target Abort
During Posted
Write
Master Abort
During Posted
Write
Delayed Write
with Non-
Delivery
Delayed Read
Without Data
From Target
Reserved
Type
R/W
R/W
R/W
R/W
R/W
R/W
R/O
Page 90 of 111
Description
0: P_SERR# is asserted if a parity error is detected on the target bus
during a posted write transaction and the SERR# enable bit in the
command register is set.
1: P_SERR# is not asserted, although a parity error is detected on the
target bus during a posted write transaction and the SERR# enable bit in
the command register is set.
Reset to 0
0: P_SERR# is asserted if the bridge is not able to transfer any posted
write data after 2
register is set.
1: P_SERR# is not asserted although the bridge is not able to transfer any
posted write data after 2
command register is set.
Reset to 0
0: P_SERR# is asserted if the bridge receives a target abort when
attempting to deliver posted write data and the SERR# enable bit in the
command register is set.
1: P_SERR# is not asserted even though the bridge receives a target
abort when attempting to deliver posted write data and the SERR# enable
bit in the command register is set.
Reset to 0
0: P_SERR# is asserted if the bridge receives a master abort when
attempting to deliver posted write data and the SERR# enable bit in the
command register is set.
1: P_SERR# is not asserted even though the bridge receives a master
abort when attempting to deliver posted write data and the SERR# enable
bit in the command register is set.
Reset to 0
0: P_SERR# is asserted if the bridge is not able to transfer any delayed
write data after 2
register is set.
1: P_SERR# is not asserted even though the bridge is not able to transfer
any delayed write data after 2
command register is set.
Reset to 0
0: P_SERR# is asserted if the bridge is not able to transfer any read data
from the target after 2
command register is set.
1: P_SERR# is not asserted even though the bridge is not able to transfer
and read data from the target after 2
in the command register is set.
Reset to 0.
Returns 0 when read. Reset to 0.
24
24
attempts and the SERR# enable bit in the command
attempts and the SERR# enable bit in the command
24
24
attempts and the SERR# enable bit in the
attempts and the SERR# enable bit in the
24
attempts and the SERR# enable bit in the
24
MARCH 2006 REVISION 1.12
attempts and the SERR# enable bit
ASYNCHRONOUS 2-PORT
PCI-to-PCI BRIDGE
PI7C8154B

Related parts for pi7c8154b