CY7C4265-10AC Cypress Semiconductor Corp, CY7C4265-10AC Datasheet

IC DEEP SYNC FIFO 16KX18 64LQFP

CY7C4265-10AC

Manufacturer Part Number
CY7C4265-10AC
Description
IC DEEP SYNC FIFO 16KX18 64LQFP
Manufacturer
Cypress Semiconductor Corp
Series
CY7Cr
Datasheet

Specifications of CY7C4265-10AC

Function
Synchronous
Memory Size
288K (16K x 18)
Data Rate
100MHz
Access Time
8ns
Voltage - Supply
3.3V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
64-LQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
428-1235
Cypress Semiconductor Corporation
Document #: 38-06004 Rev. *A
Features
Functional Description
The CY7C4255/65 are high-speed, low-power, first-in first-out
(FIFO) memories with clocked read and write interfaces. All
• High-speed, low-power, first-in first-out (FIFO)
• 8K x 18 (CY7C4255)
• 16K x 18 (CY7C4265)
• 0.5 micron CMOS for optimum speed/power
• High-speed 100-MHz operation (10-ns read/write cycle
• Low power — I
• Fully asynchronous and simultaneous read and write
• Empty, Full, Half Full, and programmable Almost Empty
• TTL compatible
• Retransmit function
• Output Enable (OE) pins
• Independent read and write enable pins
• Center power and ground pins for reduced noise
• Supports free-running 50% duty cycle clock inputs
• Width Expansion Capability
• Depth Expansion Capability
• 64-pin PLCC, 64-pin TQFP and 64-pin STQFP
• Pin-compatible density upgrade to CY7C42X5 family
• Pin-compatible density upgrade to
Logic Block Diagram
memories
times)
operation
and Almost Full status flags
IDT72205/15/25/35/45
CC
WXO/HF
= 45 mA
FL/RT
RXO
WXI
RXI
RS
WCLK
EXPANSION
CONTROL
POINTER
RESET
WRITE
WRITE
LOGIC
LOGIC
WEN
3901 North First Street
OUTPUT REGISTER
THREE–STATE
REGISTER
16K x 18
8K x 18
D
ARRAY
Q
INPUT
RAM
0 – 17
0 – 17
are 18 bits wide and are pin/functionally compatible to the
CY7C42X5 Synchronous FIFO family. The CY7C4255/65 can
be cascaded to increase FIFO depth. Programmable features
include Almost Full/Almost Empty flags. These FIFOs provide
solutions for a wide variety of data buffering needs, including
high-speed data acquisition, multiprocessor interfaces, and commu-
nications buffering.
These FIFOs have 18-bit input and output ports that are con-
trolled by separate clock and enable signals. The input port is
controlled by a Free-Running Clock (WCLK) and a Write En-
able pin (WEN).
When WEN is asserted, data is written into the FIFO on the rising
edge of the WCLK signal. While WEN is held active, data is continu-
ally written into the FIFO on each cycle. The output port is controlled
in a similar manner by a free-running Read Clock (RCLK) and a Read
Enable pin (REN). In addition, the CY7C4255/65 have an Output
Enable pin (OE). The read and write clocks may be tied together for
single-clock operation or the two clocks may be run independently for
asynchronous read/write applications. Clock frequencies up to 100
MHz are achievable.
Retransmit and Synchronous Almost Full/Almost Empty flag
features are available on these devices.
Depth expansion is possible using the Cascade Input (WXI,
RXI), Cascade Output (WXO, RXO), and First Load (FL) pins. The
WXO and RXO pins are connected to the WXI and RXI pins of the
next device, and the WXO and RXO pins of the last device should be
connected to the WXI and RXI pins of the first device. The FL pin of
the first device is tied to V
es should be tied to V
8K/16K x 18 Deep Sync FIFOs
OE
RCLK
San Jose
PROGRAM
REGISTER
CONTROL
POINTER
FLAG
LOGIC
FLAG
READ
READ
REN
CC
.
SS
4255–1
and the FL pin of all the remaining devic-
FF
EF
PAE
PAF
SMODE
CA 95134
Revised December 26, 2002
CY7C4255
CY7C4265
408-943-2600

Related parts for CY7C4265-10AC

CY7C4265-10AC Summary of contents

Page 1

... Features • High-speed, low-power, first-in first-out (FIFO) memories • (CY7C4255) • 16K x 18 (CY7C4265) • 0.5 micron CMOS for optimum speed/power • High-speed 100-MHz operation (10-ns read/write cycle times) • Low power — • Fully asynchronous and simultaneous read and write operation • ...

Page 2

... CMOS technology. Input ESD protection is greater than 2001V, and latch-up is prevented by the use of guard rings. 7C4255/65-10 7C4255/65-15 100 66 0 CY7C4265 16K x18 64-pin PLCC, TQFP, STQFP CY7C4255 CY7C4265 TQFP/STQFP Top View GND CY7C4255 CY7C4265 41 9 GND GND 4255–3 /SMODE is tied 7C4255/65-25 7C4255/65- Page ...

Page 3

... HIGH, the FIFO’s outputs are in High Z (high-impedance) state. I Dual-Mode Pin: Asynchronous Almost Empty/Almost Full flags – tied to V Synchronous Almost Empty/Almost Full flags – tied to V (Almost Empty synchronized to RCLK, Almost Full synchronized to WCLK.) CY7C4255 CY7C4265 Function /SMODE is tied CC /SMODE is tied ...

Page 4

... Com’l 45 Ind 50 Com’l 10 Ind 15 Test Conditions T = 25° MHz 5.0V CC CY7C4255 CY7C4265 [2] Ambient Temperature 0°C to +70°C [3] –40°C to +85°C 7C42X5–15 7C42X5–25 7C42X5– 35 Min. Max. Min. Max. Min. 2.4 2.4 2.4 0.4 0.4 2 ...

Page 5

... Equivalent to: THÉ VENIN EQUIVALENT OUTPUT 7C42X5-10 Min. Max. Min. Max. Min. Max. 100 4.5 4.5 3 0 [12 [13 [13] 12 /SMODE tied /SMODE tied [14] 12 /SMODE tied OHZ . PAF(E) CY7C4255 CY7C4265 ALL INPUT PULSES 90% 90% 10% 10 410 1.91V 7C42X5-15 7C42X5-25 7C42X5-35 Min. 66 ...

Page 6

... Skew Time between Read Clock and Write SKEW3 Clock for Programmable Almost Empty and Pro- grammable Almost Full Flags (Synchronous Mode only) Document #: 38-06004 Rev. *A 7C42X5-10 Min. Max. Min. Max. Min. Max. 8 /SMODE tied 4 CY7C4255 CY7C4265 7C42X5-15 7C42X5-25 7C42X5-35 Min. Max 6 ...

Page 7

... NO OPERATION t REF [16] t SKEW2 , then FF may not change state until the next WCLK rising edge. SKEW1 , then EF may not change state until the next RCLK rising edge. SKEW2 CY7C4255 CY7C4265 ENH NO OPERATION t WFF t REF VALID DATA t OHZ 4255–6 4255–7 ...

Page 8

... The first word is available the cycle after EF goes HIGH, always. Document #: 38-06004 Rev RSF t RSF t RSF D 1 [19] t FRL t SKEW2 t REF t OLZ t OE (maximum When t < minimum specification, t CLK SKEW2 SKEW2 CY7C4255 CY7C4265 t RSR [18] OE=1 OE [19 (maximum) = either 2 FRL CLK SKEW2 4255– 4255– CLK ...

Page 9

... ENS REN LOW OE DATA IN OUTPUT REGISTER Q – Document #: 38-06004 Rev. *A [18 REF REF DATA WRITE t WFF t ENH t A DATA READ CY7C4255 CY7C4265 ENH ENS [18] t FRL t t SKEW2 D0 NO WRITE [15] t SKEW1 t t WFF WFF t ENH t ENS t A NEXT DATA READ REF 4255– ...

Page 10

... PAE is offset = n. Number of data words into FIFO already = n. Document #: 38-06004 Rev CLKL CLKH t t ENS ENH CLKL CLKH t t ENS ENH t PAE CY7C4255 CY7C4265 HALF FULL + 1 OR MORE HALF FULLOR LESS ENS WORDS n WORDS IN FIFO IN FIFO t PAE t ENS 4255–12 4255–13 Page ...

Page 11

... If a read is preformed on this rising edge of the read clock, there will be Empty + (n 1) words in the FIFO when PAE goes LOW. 25. PAF offset = m. Number of data words written into FIFO already = 8192 26. PAF is offset = m. 27. 8192 m words in CY7C4255 and 16384 – m words in CY7C4265. 28. 8192 ( words in CY7C4255 and 16384 – CY7C4265. ...

Page 12

... ENS ENH t CLKL t ENH t DH PAE OFFSET PAF OFFSET (m 1) words of the FIFO when PAF goes LOW. , then PAF may not change state until the next WCLK rising edge. CY7C4255 CY7C4265 FULL– M WORDS [27] IN FIFO t [31] PAF synch t SKEW3 ENS ...

Page 13

... WCLK Notes: 32. Write to Last Physical Location. 33. Read from Last Physical Location. Document #: 38-06004 Rev CLKL t ENH t A UNKNOWN PAE OFFSET t CLKH Note Note CLKH Note XIS CY7C4255 CY7C4265 PAF OFFSET PAE OFFSET 4255–18 4255–19 4255–20 4255–21 Page ...

Page 14

... The flags may change state during Retransmit as a result of the offset of the read and write pointers, but flags will be valid at t 36. For the synchronous PAE and PAF flags (SMODE), an appropriate clock cycle is necessary after t Document #: 38-06004 Rev XIS t PRT t RTR RTR to update these flags. RTR CY7C4255 CY7C4265 4255–22 4255–23 . Page ...

Page 15

... When the SMODE pin is tied LOW, the PAF flag signal transition is caused by the rising edge of the write clock and the PAE flag transition is caused by the rising edge of the read clock. CY7C4255 CY7C4265 [37] WCLK Selection Writing to offset registers: Empty Offset ...

Page 16

... Notes: 38 Empty Offset (Default Values: CY7C4255/CY7C4265 n = 127). 39 Full Offset (Default Values: CY7C4255/CY7C4265 n = 127). Document #: 38-06004 Rev. *A nal read pointer to the first physical location of the FIFO. WCLK and RCLK may be free running but must be disabled during and t after the retransmit pulse ...

Page 17

... RCLK and WCLK. Figure 1 demonstrates a 36-word width by using two CY7C4255/65s. RESET (RS) 18 7C4255 7C4265 FIRST LOAD (FL) WRITE EXPANSION IN (WXI) READ EXPANSION IN (RXI) CY7C4255 CY7C4265 READ CLOCK (RCLK) READ ENABLE (REN) OUTPUT ENABLE (OE) PROGRAMMABLE (PAF) EMPTY FLAG (EF) EF DATA OUT ( 4255–24 Page ...

Page 18

... WXO RXO 7C4255 7C4265 PAF PAE WXI RXI WXO RXO 7C4255 7C4265 PAF PAE WXI RXI WXO RXO 7C4255 7C4265 FF EF PAE PAF WXI RXI FIRST LOAD (FL) CY7C4255 CY7C4265 DATA OUT (Q) READ CLOCK(RCLK) READ ENABLE(REN) OUTPUT ENABLE(OE) EF PAE 4255–25 Page ...

Page 19

... NORMALIZED SUPPLY CURRENT vs. AMBIENT TEMPERATURE 1.20 1.10 1. 3. MHz 0.80 55.00 5.00 65.00 AMBIENT TEMPERATURE ( C) CY7C4255 CY7C4265 vs. AMBIENT 5.0V CC 5.00 65.00 125.00 AMBIENT TEMPERATURE( C) NORMALIZED SUPPLY CURRENT vs. FREQUENCY 1.75 1.50 1.25 1. 0.50 125.00 20.00 30 ...

Page 20

... Deep Sync FIFO Speed (ns) Ordering Code 10 CY7C4265–10AC CY7C4265-10ASC CY7C4265–10AI 15 CY7C4265–15AC CY7C4265-15ASC 25 CY7C4265–25AC CY7C4265-25ASC Package Diagrams 64-Pin Thin Plastic Quad Flat Pack ( 1.4 mm) A64 Document #: 38-06004 Rev. *A Package Package Name Type A65 64-Lead Thin Quad Flatpack A64 ...

Page 21

... The inclusion of Cypress Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges. CY7C4255 CY7C4265 51-85046-B Page ...

Page 22

... Document Title: CY7C4255, CY7C4265 8K/16K X 18 Deep Sync FIFOs Document Number: 38-06004 Issue REV. ECN NO. Date ** 106465 07/11/01 *A 122257 12/26/02 Document #: 38-06004 Rev. *A Orig. of Change SZV Change from Spec Number: 38-00468 to 38-06004 RBI Power up requirements added to Maximum Ratings Information CY7C4255 CY7C4265 ...

Related keywords