IDT72T7285L4-4BB IDT, Integrated Device Technology Inc, IDT72T7285L4-4BB Datasheet - Page 43

no-image

IDT72T7285L4-4BB

Manufacturer Part Number
IDT72T7285L4-4BB
Description
IC FIFO 16384X72 4-4NS 324-BGA
Manufacturer
IDT, Integrated Device Technology Inc
Series
72Tr
Datasheet

Specifications of IDT72T7285L4-4BB

Access Time
3.2ns
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
324-BGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Voltage - Supply
-
Function
-
Memory Size
-
Data Rate
-
Other names
72T7285L4-4BB

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IDT72T7285L4-4BB
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT72T7285L4-4BBG
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
NOTES:
1. m = PAF offset.
2. D = maximum FIFO depth.
3. t
4. PAF is asserted and updated on the rising edge of WCLK only.
5. Select this mode by setting PFM HIGH during Master Reset.
NOTES:
1. n = PAE offset.
2. For IDT Standard mode
3. For FWFT mode.
4. t
5. PAE is asserted and updated on the rising edge of WCLK only.
6. Select this mode by setting PFM HIGH during Master Reset.
7. RCS = LOW.
WCLK
RCLK
16,384 x 72, 32,768 x 72, 65,536 x 72, 131,072 x 72
WCLK
RCLK
WEN
REN
PAF
WEN
rising edge of WCLK and the rising edge of RCLK is less than t
In IDT Standard mode: D = 16,384 for the IDT72T7285, 32,768 for the IDT72T7295, 65,536 for the IDT72T72105 and 131,072 for the IDT72T72115.
In FWFT mode: D = 16,385 for the IDT72T7285, 32,769 for the IDT72T7295, 65,537 for the IDT72T72105 and 131,073 for the IDT72T72115.
rising edge of RCLK and the rising edge of WCLK is less than t
REN
SKEW2
SKEW2
PAE
is the minimum time between a rising RCLK edge and a rising WCLK edge to guarantee that PAF will go HIGH (after one WCLK cycle plus t
is the minimum time between a rising WCLK edge and a rising RCLK edge to guarantee that PAE will go HIGH (after one RCLK cycle plus t
t
CLKH
t
CLKL
Figure 24. Synchronous Programmable Almost-Empty Flag Timing (IDT Standard and FWFT Modes)
Figure 23. Synchronous Programmable Almost-Full Flag Timing (IDT Standard and FWFT Modes)
t
ENS
t
ENS
n words in FIFO
n + 1 words in FIFO
t
CLKL
D - (m +1) words in FIFO
t
CLKL
t
ENH
(2)
t
SKEW2
,
1
(3)
t
ENH
(4)
t
PAES
(2)
1
2
SKEW2
SKEW2
, then the PAF deassertion time may be delayed one extra WCLK cycle.
, then the PAE deassertion may be delayed one extra RCLK cycle.
2
43
t
PAFS
t
ENS
t
ENS
n + 1 words in FIFO
n + 2 words in FIFO
t
ENH
t
SKEW2
(3)
t
(2)
ENH
D - m words in FIFO
,
(3)
1
1
COMMERCIAL AND INDUSTRIAL
(2)
t
PAES
TEMPERATURE RANGES
PAES
2
PAFS
2
t
). If the time between the
PAFS
). If the time between the
n words in FIFO
n + 1 words in FIFO
D-(m+1) words
in FIFO
5994 drw29
5994 drw28
(2)
(2)
,
(3)

Related parts for IDT72T7285L4-4BB