IDT72V2105L10PF IDT, Integrated Device Technology Inc, IDT72V2105L10PF Datasheet - Page 21
![no-image](/images/manufacturer_photos/0/3/324/idt__integrated_device_technology_inc_sml.jpg)
IDT72V2105L10PF
Manufacturer Part Number
IDT72V2105L10PF
Description
IC FIFO SUPERSYNCII 10NS 64-TQFP
Manufacturer
IDT, Integrated Device Technology Inc
Series
72Vr
Datasheet
1.IDT72V2105L10PFG.pdf
(26 pages)
Specifications of IDT72V2105L10PF
Function
Synchronous
Memory Size
4.7Mb (262k x 18)
Access Time
10ns
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
64-TQFP, 64-VQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Data Rate
-
Other names
72V2105L10PF
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
IDT72V2105L10PF
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Company:
Part Number:
IDT72V2105L10PF8
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Company:
Part Number:
IDT72V2105L10PFG
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Company:
Part Number:
IDT72V2105L10PFG8
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
NOTES:
1. Retransmit setup is complete after OR returns LOW.
2. No more than D - 2 words may be written to the FIFO between Reset (Master or Partial) and Retransmit setup. Therefore, IR will be LOW throughout the Retransmit setup
3. OE = LOW
4. W
5. There must be at least two words written to the FIFO before a Retransmit operation can be invoked.
NOTE:
1. X = 16 for the IDT72V295 and X = 17 for the IDT72V2105.
Q
IDT72V295/72V2105 3.3V HIGH DENSITY CMOS
SUPERSYNC FIFO
WCLK
RCLK
0
procedure. D = 131,073 for the IDT72V295 and 262,145 for the IDT72V2105.
WEN
REN
- Q
PAE
PAF
1
OR
, W
WCLK
HF
RT
n
SEN
2
, W
LD
SI
t
ENS
3
= first, second and third words written to the FIFO after Master Reset.
W
x
TM
131,072 x 18, 262,144 x 18
Figure 13. Serial Loading of Programmable Flag Registers (IDT Standard and FWFT Modes)
t
ENH
t
ENS
BIT 0
t
t
t
ENS
t
LDS
RTS
DS
t
RTS
t
t
W
LDH
ENH
x+1
t
t
t
ENH
REF
HF
EMPTY OFFSET
t
SKEW2
1
Figure 12. Retransmit Timing (FWFT Mode)
2
t
PAF
1
t
A
BIT X
t
REF
21
t
(1)
ENS
W
BIT 0
1
(4)
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
2
t
A
t
PAE
FULL OFFSET
W
2
(4)
3
t
A
W
3
BIT X
(4)
t
t
ENH
t
LDH
DH
(1)
4668 drw 16
4
t
A
W
4668 drw 15
4
t
ENH