LM3S1133 Luminary Micro, Inc, LM3S1133 Datasheet - Page 76

no-image

LM3S1133

Manufacturer Part Number
LM3S1133
Description
Lm3s1133 Arm Microcontroller
Manufacturer
Luminary Micro, Inc
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LM3S1133-EQC50-A2
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
LM3S1133-EQC50-A2T
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
LM3S1133-IBZ50-A2
Manufacturer:
Texas Instruments
Quantity:
135
Part Number:
LM3S1133-IBZ50-A2
Manufacturer:
Freescale
Quantity:
41
Part Number:
LM3S1133-IBZ50-A2
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
LM3S1133-IBZ50-A2T
Manufacturer:
Texas Instruments
Quantity:
10 000
Part Number:
LM3S1133-IQC50-A2
Manufacturer:
Texas Instruments
Quantity:
135
Part Number:
LM3S1133-IQC50-A2
Manufacturer:
Texas Instruments
Quantity:
10 000
Reset
Reset
Type
Type
System Control
Masked Interrupt Status and Clear (MISC)
Base 0x400F.E000
Offset 0x058
Type R/W1C, reset 0x0000.0000
76
Bit/Field
31:7
5:2
6
1
0
RO
RO
31
15
0
0
Register 6: Masked Interrupt Status and Clear (MISC), offset 0x058
On a read, this register gives the current masked status value of the corresponding interrupt. All of
the bits are R/W1C and this action also clears the corresponding raw interrupt bit in the RIS register
(see page 74).
RO
RO
30
14
0
0
PLLLMIS
reserved
reserved
BORMIS
reserved
RO
RO
29
13
0
0
Name
RO
RO
28
12
0
0
reserved
RO
RO
27
11
0
0
R/W1C
R/W1C
Type
RO
RO
RO
RO
RO
26
10
0
0
Reset
RO
RO
25
0
9
0
0
0
0
0
0
Preliminary
RO
RO
24
0
8
0
Description
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
PLL Lock Masked Interrupt Status
This bit is set when the PLL T
by writing a 1 to this bit.
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
BOR Masked Interrupt Status
The BORMIS is simply the BORRIS ANDed with the mask value, BORIM.
Software should not rely on the value of a reserved bit. To provide
compatibility with future products, the value of a reserved bit should be
preserved across a read-modify-write operation.
reserved
RO
RO
23
0
7
0
PLLLMIS
R/W1C
RO
22
0
6
0
RO
RO
21
0
5
0
READY
RO
RO
20
0
4
0
reserved
timer asserts. The interrupt is cleared
RO
RO
19
0
3
0
RO
RO
18
0
2
0
BORMIS
July 26, 2008
R/W1C
RO
17
0
1
0
reserved
RO
RO
16
0
0
0

Related parts for LM3S1133