XC3S1000L-4FT256C Xilinx, Inc., XC3S1000L-4FT256C Datasheet - Page 100
XC3S1000L-4FT256C
Manufacturer Part Number
XC3S1000L-4FT256C
Description
1000000 SYSTEM GATE 1.2 VOLT FPGA
Manufacturer
Xilinx, Inc.
Datasheet
1.XC3S1000L-4FT256C.pdf
(217 pages)
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
- Current page: 100 of 217
- Download datasheet (3Mb)
Spartan-3 FPGA Family: Pinout Descriptions
Table 68: Types of Pins on Spartan-3 FPGAs (Continued)
I/Os with Lxxy_# are part of a differential output pair. ‘L’ indi-
cates differential output capability. The “xx” field is a
two-digit integer, unique to each bank that identifies a differ-
ential pin-pair. The ‘y’ field is either ‘P’ for the true signal or
‘N’ for the inverted signal in the differential pair. The ‘#’ field
is the I/O bank number.
100
Notes:
1.
VCCAUX
VCCINT
VCCO
VREF
GCLK
Type/
Color
Code
GND
N.C.
# = I/O bank number, an integer between 0 and 7.
Dual-purpose pin that is either a user-I/O pin or, along with all other VREF
pins in the same bank, provides a reference voltage input for certain I/O
standards. If used for a reference voltage within a bank, all VREF pins
within the bank must be connected.
Dedicated ground pin. The number of GND pins depends on the package
used. All must be connected.
Dedicated auxiliary power supply pin. The number of VCCAUX pins
depends on the package used. All must be connected to +2.5V.
Dedicated internal core logic power supply pin. The number of VCCINT
pins depends on the package used. All must be connected to +1.2V.
Dedicated I/O bank, output buffer power supply pin. Along with other
VCCO pins in the same bank, this pin supplies power to the output buffers
within the I/O bank and sets the input threshold voltage for some I/O
standards.
Dual-purpose pin that is either a user-I/O pin or an input to a specific global
buffer input. Every package has eight dedicated GCLK pins.
This package pin is not connected in this specific device/package
combination but may be connected in larger devices in the same package.
Description
www.xilinx.com
Pin Definitions
Table 69
Spartan-3 FPGA pinout tables and package footprint dia-
grams. Pins are categorized by their pin type, as listed in
Table
more information.
68. See
provides a brief description of each pin listed in the
Detailed, Functional Pin Descriptions
IO/VREF_#
IO_Lxxy_#/VREF_#
GND
VCCAUX
VCCINT
VCCO_#
CP132 and TQ144 Packages
Only:
VCCO_LEFT, VCCO_TOP,
VCCO_RIGHT,
VCCO_BOTTOM
IO_Lxxy_#/GCLK0,
IO_Lxxy_#/GCLK1,
IO_Lxxy_#/GCLK2,
IO_Lxxy_#/GCLK3,
IO_Lxxy_#/GCLK4,
IO_Lxxy_#/GCLK5,
IO_Lxxy_#/GCLK6,
IO_Lxxy_#/GCLK7
N.C.
DS099-4 (v2.5) December 4, 2009
Pin Name(s) in Type
Product Specification
for
R
Related parts for XC3S1000L-4FT256C
Image
Part Number
Description
Manufacturer
Datasheet
Request
R
Part Number:
Description:
XC3S1200E-5FT256C
Manufacturer:
Xilinx, Inc.
Datasheet:
Part Number:
Description:
Spartan-3E FPGA Family
Manufacturer:
Xilinx, Inc.
Datasheet:
Part Number:
Description:
XC95144 In-System Programmable CPLD
Manufacturer:
Xilinx, Inc.
Part Number:
Description:
XC95144 In-System Programmable CPLD
Manufacturer:
Xilinx, Inc.
Part Number:
Description:
XC95144XL High Performance CPLD
Manufacturer:
Xilinx, Inc.
Part Number:
Description:
High-performance CPLD. Speed 5ns pin-to-pin delay.
Manufacturer:
Xilinx, Inc.
Part Number:
Description:
High-performance CPLD. Speed 10ns pin-to-pin delay.
Manufacturer:
Xilinx, Inc.
Part Number:
Description:
128 MACROCELL 1.8V ZERO POWER ISP CPLD
Manufacturer:
Xilinx, Inc.
Part Number:
Description:
CPLD, CoolRunner-II Family, CMOS Process, 256 Macro Cells, 256 Reg., 106 User I/Os, 1.8V Supply, 5 Speed Grade, 132BGA
Manufacturer:
Xilinx, Inc.