HT48CA3 Holtek Semiconductor Inc, HT48CA3 Datasheet - Page 4

no-image

HT48CA3

Manufacturer Part Number
HT48CA3
Description
8-Bit Remote Type MCU
Manufacturer
Holtek Semiconductor Inc
Datasheet
Functional Description
Execution Flow
The system clock for the MCU is derived from either a
crystal or an RC oscillator. The system clock is internally
divided into four non-overlapping clocks. One instruc-
tion cycle consists of four system clock cycles.
Instruction fetching and execution are pipelined in such
a way that a fetch takes an instruction cycle while de-
coding and execution takes the next instruction cycle.
However, the pipelining scheme causes each instruc-
tion to effectively execute in a cycle. If an instruction
changes the program counter, two cycles are required to
complete the instruction.
Program Counter - PC
The program counter (PC) controls the sequence in
which the instructions stored in the program ROM are
executed and its contents specify a full range of pro-
gram memory.
After accessing a program memory word to fetch an in-
struction code, the contents of the program counter are
Note: *14~*0: Program counter bits
Rev. 1.40
Initial Reset
External Interrupt
Timer/Event Counter 0 Overflow
Timer/Event Counter 1 Overflow
Skip
Loading PCL
Jump, Call Branch
Return (RET, RETI)
#14~#0: Instruction code bits
1 bank: 8K words
Mode
BP(1~0), #12~#8
0000000
0000000
0000000
0000000
S14~S8
*14~*8
*14~*8
Program Counter
Execution flow
*14~*13, (*12~*0+2): (within current bank)
@7
#7
S7
*7
0
0
0
0
4
incremented by one. The program counter then points to
the memory word containing the next instruction code.
When executing a jump instruction, conditional skip ex-
ecution, loading register, subroutine call or return from
subroutine, initial reset, internal interrupt, external inter-
rupt or return from interrupts, the PC manipulates the
program transfer by loading the address corresponding
to each instruction.
The conditional skip is activated by instructions. Once
the condition is met, the next instruction, fetched during
the current instruction execution, is discarded and a
dummy cycle replaces it to get the proper instruction.
Otherwise proceed to the next instruction.
The lower byte of the program counter (PCL) is a read-
able and writeable register (06H). Moving data into the
PCL performs a short jump. The destination will be
within the current program ROM page.
When a control transfer takes place, an additional
dummy cycle is required.
S14~S0: Stack register bits
@7~@0: PCL bits
@6
S6
#6
*6
0
0
0
0
Program Counter
@5
S5
#5
*5
0
0
0
0
@4
S4
#4
*4
0
0
0
0
@3
S3
#3
*3
0
0
1
1
@2
S2
#2
*2
0
1
0
1
HT48CA3
@1
#1
S1
July 16, 2003
*1
0
0
0
0
@0
#0
S0
*0
0
0
0
0

Related parts for HT48CA3