HT46R52 Holtek Semiconductor, HT46R52 Datasheet - Page 8

no-image

HT46R52

Manufacturer Part Number
HT46R52
Description
(HT46R51 / HT46R52) A/D Type 8-Bit OTP MCU
Manufacturer
Holtek Semiconductor
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HT46R52
Manufacturer:
HOLTEK
Quantity:
35 460
Company:
Part Number:
HT46R52A
Quantity:
1 345
result lower-order byte register (ADRL;20H), the A/D re-
sult higher-order byte register (ADRH;21H), the A/D
control register (ADCR;22H), the A/D clock setting reg-
ister (ACSR;23H), I/O registers (PA;12H, PB;14H,
PD;18H) and I/O control registers (PAC;13H, PBC;15H,
PDC;19H). The remaining space before the 28H is re-
served for future expanded usage and reading these lo-
cations will return the result 00H . The general purpose
data memory, addressed from 28H to 7FH, is used for
data and control information under instruction com-
mands. All of the data memory areas can handle arith-
metic, logic, increment, decrement and rotate
operations directly. Except for some dedicated bits,
each bit in the data memory can be set and reset by
cessible through memory pointer registers (MP0;01H or
MP1;03H).
Indirect Addressing Register
Location 00H and 02H are indirect addressing registers
that are not physically implemented. Any read/write op-
eration of [00H] ([02H]) will access the data memory
pointed to by MP0 (MP1). Reading location 00H (02H)
itself indirectly will return the result 00H . Writing indi-
rectly results in no operation. The memory pointer regis-
ters (MP0 and MP1) are 7-bit registers.
Accumulator - ACC
The accumulator closely relates to ALU operations. It is
also mapped to location 05H of the data memory
which can operate with immediate data. The data move-
ment between two data memories has to pass through
the accumulator.
Arithmetic and Logic Unit - ALU
This circuit performs 8-bit arithmetic and logic operations.
The ALU provides the following functions:
Rev. 1.40
SET [m].i and CLR [m].i . They are also indirectly ac-
Bit No.
6, 7
0
1
2
3
4
5
Label
PDF
AC
OV
TO
C
Z
C is set if an operation results in a carry during an addition operation or if a borrow does not
take place during a subtraction operation; otherwise C is cleared. C is also affected by a rotate
through carry instruction.
AC is set if an operation results in a carry out of the low nibbles in addition or no borrow from
the high nibble into the low nibble in subtraction; otherwise AC is cleared.
Z is set if the result of an arithmetic or logic operation is zero; otherwise Z is cleared.
OV is set if an operation results in a carry into the highest-order bit but not a carry out of the
highest-order bit, or vice versa; otherwise OV is cleared.
PDF is cleared by system power-up or executing the CLR WDT instruction. PDF is set by
executing the HALT instruction.
TO is cleared by system power-up or executing the CLR WDT or HALT instruction. TO is
set by a WDT time-out.
Unused bit, read as 0
Status (0AH) Register
8
The ALU not only saves the results of a data operation
but also changes the status register.
Status Register - STATUS
This 8-bit register (0AH) contains the zero flag (Z), carry
flag (C), auxiliary carry flag (AC), overflow flag (OV),
power down flag (PDF), and watchdog time-out flag
(TO). It also records the status information and controls
the operation sequence.
With the exception of the TO and PDF flags, bits in the
status register can be altered by instructions like most
other registers. Any data written into the status register
will not change the TO and PDF flags. Addition opera-
tions related to the status register may give different re-
sults from those intended. The TO flag can be affected
only by system power-up, a WDT time-out or executing
the HALT or CLR WDT instruction. The PDF flag can
be affected only by executing the HALT or CLR WDT
instruction or a system power-up.
The Z, OV, AC, and C flags reflect the status of the latest
operations. On entering the interrupt sequence or exe-
cuting the subroutine call, the status register will not be
automatically pushed onto the stack. If the contents of
the status is important, and if the subroutine is likely to
corrupt the status register, the programmer should take
precautions and save it properly.
Interrupts
The device provides an external interrupt, an internal
timer/event counter interrupt, and an A/D converter in-
terrupt. The interrupt control register (INTC;0BH) con-
Arithmetic operations (ADD, ADC, SUB, SBC, DAA)
Logic operations (AND, OR, XOR, CPL)
Rotation (RL, RR, RLC, RRC)
Increment and Decrement (INC, DEC)
Branch decision (SZ, SNZ, SIZ, SDZ ....)
Function
HT46R51/HT46R52
July 12, 2005

Related parts for HT46R52