IDT72V241L15J IDT, Integrated Device Technology Inc, IDT72V241L15J Datasheet - Page 8

IC FIFO SYNC 4KX9 15NS 32PLCC

IDT72V241L15J

Manufacturer Part Number
IDT72V241L15J
Description
IC FIFO SYNC 4KX9 15NS 32PLCC
Manufacturer
IDT, Integrated Device Technology Inc
Series
72Vr
Datasheet

Specifications of IDT72V241L15J

Function
Synchronous
Memory Size
36K (4K x 9)
Access Time
15ns
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
32-PLCC
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Data Rate
-
Other names
72V241L15J
800-1519
800-1519-5
800-1519

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IDT72V241L15J
Manufacturer:
IDT
Quantity:
85
Part Number:
IDT72V241L15J
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT72V241L15J
Manufacturer:
IDT
Quantity:
20 000
Part Number:
IDT72V241L15J8
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT72V241L15JI
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT72V241L15JI8
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
NOTES:
1. Holding WEN2/LD HIGH during reset will make the pin act as a second write enable pin. Holding WEN2/LD LOW during reset will make the pin act as a load enable for the programmable
2. After reset, the outputs will be LOW if OE = 0 and high-impedance if OE = 1.
3. The clocks (RCLK, WCLK) can be free-running during reset.
NOTE:
1. t
(If Applicable)
IDT72V201/72V211/72V221/72V231/72V241/72V251 3.3V CMOS SyncFIFO™
256 x 9, 512 x 9, 1,024 x 9, 2,048 x 9, 4,096 x 9 and 8,192 x 9
WEN2/LD
flag offset registers.
the rising edge of RCLK and the rising edge of WCLK is less than t
EF, PAE
FF, PAF
SKEW1
Q
REN1,
WEN1
REN2
0
D
WEN2/
WCLK
- Q
WEN1
REN1,
RCLK
REN2
0
RS
is the minimum time between a rising RCLK edge and a rising WCLK edge for FF to change during the current clock cycle. If the time between
- D
8
FF
(1)
8
t
SKEW1 (1)
t
t
t
CLKH
t
RSF
RSF
RSF
t
WFF
t
RS
DATA IN VALID
t
t
t
RSS
RSS
RSS
Figure 5. Write Cycle Timing
t
SKEW1
CLK
Figure 4. Reset Timing
, then FF may not change state until the next WCLK edge.
t
CLKL
t
8
t
ENS
ENS
t
DS
COMMERCIAL AND INDUSTRIAL
t
t
t
ENH
DH
ENH
t
t
t
TEMPERATURE RANGES
RSR
RSR
RSR
t
WFF
NO OPERATION
NO OPERATION
OE = 1
OE = 0
COMMERCIAL AND INDUSTRIAL
(2)
TEMPERATURE RANGES
OCTOBER 22, 2008
4092 drw07
4092 drw06

Related parts for IDT72V241L15J