MAX106CHC Maxim, MAX106CHC Datasheet - Page 21

no-image

MAX106CHC

Manufacturer Part Number
MAX106CHC
Description
5V / 600Msps / 8-Bit ADC with On-Chip 2.2GHz Bandwidth Track/Hold Amplifier
Manufacturer
Maxim
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MAX106CHC+
Manufacturer:
MAXIM
Quantity:
101
The next section in the reset signal path is the reset
pipeline. This block adds clock latency cycles to the
reset signal to match the latency of the converted ana-
log data through the ADC. In this way, when reset data
arrives at the RSTOUT+/RSTOUT- PECL output it will be
time-aligned with the analog data present in the prima-
ry and auxiliary ports at the time the reset input was
deasserted at RSTIN+/RSTIN-.
The demux clock generator creates the DIV1, DIV2, or
DIV4 clocks required for the different modes of demux
and non-demux operation. The TTL/CMOS control
inputs DEMUXEN and DIVSELECT control the demuxed
mode selection, as described in Table 2. The timing
diagrams in Figures 16 and 17 show the output timing
and data alignment in DIV1, DIV2, and DIV4 modes,
respectively.
Table 6. Demux Operating and Reset Control Signal
Figure 16. CLK and DREADY Timing in Demuxed DIV2 Mode
Showing Two Possible DREADY Phases
DREADY+, DREADY-
RSTOUT+, RSTOUT-
DREADY-
DREADY+
RSTIN+, RSTIN-
SIGNAL NAME
CLK+, CLK-
"PHASE 1"
"PHASE 2"
DREADY +
DREADY -
t
PD1
80%
50%
t
FDREADY
______________________________________________________________________________________
2.2GHz Bandwidth Track/Hold Amplifier
50%
20%
±5V, 600Msps, 8-Bit ADC with On-Chip
DREADY +
DREADY -
Differential PECL outputs
Differential PECL outputs
CLK+
CLK-
Differential PECL inputs
Sampling clock inputs
Demux Clock Generator
20%
t
RDREADY
TYPE
80%
Reset Pipeline
Master ADC Timing Signal. The ADC samples on the rising edge of
CLK+.
Data-Ready PECL Output. Output data changes on the rising edge of
DREADY+.
Demux Reset Input Signals. Resets the internal demux when asserted.
Reset Outputs—for resetting additional external demux devices.
The phase relationship between the sampling clock at
the CLK+/CLK- inputs and the data-ready clock at the
DREADY+/DREADY- outputs will be random at device
power-up. As with all divide-by-two circuits, two possi-
ble phase relationships exist between these clocks.
The difference between the phases is the inversion of
the DIV2/DREADY clock. The timing diagram in Figure
16 shows this relationship.
Reset all MAX106 devices to a known DREADY phase
after initial power-up for applications such as interleav-
ing, where two or more MAX106 devices are used to
achieve higher effective sampling rates. This synchro-
nization is necessary to set the order of output samples
between the devices. Resetting the converters accom-
plishes this synchronization. The reset signal is used to
force the internal counter in the demux clock-generator
block to a known phase state.
Figure 17. Output Timing for All Modes (DIV1, DIV2, DIV4)
AUXILIARY PORT DATA
PRIMARY PORT DATA
CLK-
CLK+
t
PWH
FUNCTION
t
PD1
t
PD2
t
PWL
DREADY -
DREADY +
21

Related parts for MAX106CHC