CD016G0PFA Advanced Micro Devices, Inc., CD016G0PFA Datasheet - Page 23

no-image

CD016G0PFA

Manufacturer Part Number
CD016G0PFA
Description
16 Megabit(512 K X 32-Bit),CMOS 2.5 Volt-only Burst Mode, Dual Boot, Simultaneous Read/write Flash Memory
Manufacturer
Advanced Micro Devices, Inc.
Datasheet
March 22, 2004 S29CD016_00A0
Note: Operation is shown for the 32-bit data bus. Figure shown with 3-CLK initial access delay config-
uration, linear address, 4-doubleword burst, output on rising CLD edge, data hold for 1-CLK, IND/WAIT#
asserted on the last transfer before wrap-around
IND/WAIT#
Addresses
ADV#
Figure 2. End of Burst Indicator (IND/WAIT#) Timing for Linear 8-Word Burst Operation
Data
OE#
CE#
CLK
Burst Access Timing Control
In addition to the IND/WAIT# signal control, burst controls exist in the Control
Register for initial access delay, delivery of data on the CLK edge, and the length
of time data is held.
Initial Burst Access Delay Control
The device contains options for initial access delay of a burst access. The initial
access delay has no effect on asynchronous read operations.
Burst Initial Access Delay is defined as the number of clock cycles that must
elapse from the first valid clock edge after ADV# assertion (or the rising edge of
ADV#) until the first valid CLK edge when the data is valid.
The burst access is initiated and the address is latched on the first rising CLK edge
when ADV# is active or upon a rising ADV# edge, whichever comes first. (Table
8
V
V
IH
IL
describes the initial access delay configurations.)
Address 1
A d v a n c e
Address 1 Latched
3 Clock Delay
Address 2
I n f o r m a t i o n
S29CD016G
Invalid
D1
D2
D3
D0
23

Related parts for CD016G0PFA