STE2004SDIE2 STMicroelectronics, STE2004SDIE2 Datasheet - Page 10

no-image

STE2004SDIE2

Manufacturer Part Number
STE2004SDIE2
Description
102 x 65 single-chip LCD controller/driver
Manufacturer
STMicroelectronics
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
STE2004SDIE2
Manufacturer:
ST
0
Circuit description
3.5
10/79
the master configuration. The only recognized configuration is Vop=0 that forces the charge
pump to be in off state whatever is the value of Vsense_aux.
To synchronize the master and slave timing circuits, the slave driver FR_IN pad must be
connected to master driver FR_OUT pad, and slave driver OSC_IN pad must be connected
to the master driver OSC_OUT Pad (
at both frame level (R0 on the master is driven together with the Slave R0 driver) and at
oscillator level (same frame frequency on the master and on the slave). If the
synchronization at frame level is not required, FR_IN pin must be connected toVDD1 or to
VDD1_aux (
During the power up procesure, the master device must be forced to exit from power down
before the slave device. To enter into PowerDown mode, the slave device must be forced
into power down state before master device.
Figure 4.
Figure 5.
Bias levels
To properly drive the LCD, six (Including VLCD and VSS) different voltage (Bias) levels are
generated. The ratios among these levels and VLCD, should be selected according to the
MUX ratio (m). They are established according to the following (
VDD1AUX
VDD1AUX
Figure 5.
Master slave logic connection with frame synchronization
Master slave logic connection without frame synchronization
V
STE2004S
STE2004S
LCD
OSCIN FRIN
OSCIN FRIN
).
,
n
------------ - V
n
+
+
3
4
OSCOUT
OSCOUT
LCD
,
n
------------ - V
n
FROUT
FROUT
Figure 4.
+
+
2
4
LCD
VDD1AUX
). This connection ensures a synchronization
,
------------ - V
n
2
+
FRIN
STE2004S
4
STE2004S
OSCIN
OSCIN
LCD
FRIN
,
------------ - V
n
1
+
4
OSCOUT FROUT
OSCOUT FROUT
Figure 6.
LCD
,V
SS
)
LR0219
LR0220
STE2004S

Related parts for STE2004SDIE2