TDA18254HN/C1,518 NXP Semiconductors, TDA18254HN/C1,518 Datasheet - Page 36

no-image

TDA18254HN/C1,518

Manufacturer Part Number
TDA18254HN/C1,518
Description
IC CABLE TUNER DGTL 48HVQFN
Manufacturer
NXP Semiconductors
Type
Tunerr
Datasheet

Specifications of TDA18254HN/C1,518

Mounting Type
Surface Mount
Package / Case
48-VQFN Exposed Pad, 48-HVQFN, 48-SQFN, 48-DHVQFN
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Applications
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
935289589518
NXP Semiconductors
SC16C852V
Product data sheet
7.20 RS-485 turn-around time delay (RS485TIME)
7.21 Advanced Feature Control Register 1 (AFCR1)
The value in this register controls the turn-around time of the external line transceiver in
bit time. In automatic 9-bit mode, the RTSA/RTSB or DTRA/DTRB pin is used to control
the direction of the line driver, after the last bit of data has been shifted out of the transmit
shift register the UART will count down the value in this register. When the count value
reaches zero, the UART will assert the RTSA/RTSB or DTRA/DTRB pin (logic 0) to turn
the external RS-485 transceiver around for receiving.
Table 32.
Table 33.
[1]
Bit
7:0
Bit
7
6:5
4
0
3
2
1
It takes 4 XTAL1 clocks to reset the device.
RS485TIME[7:0] External RS-485 transceiver turn-around time delay. The value
Symbol
Symbol
AFCR1[7]
AFCR1[6:5]
AFCR1[4]
AFCR1[3]
AFCR1[2]
AFCR1[1]
AFCR1[0]
RS-485 programmable turn-around time register
Advanced Feature Control Register 1 bits description
Dual UART with 128-byte FIFOs, IrDA, and XScale VLIO bus interface
All information provided in this document is subject to legal disclaimers.
Sleep RXlow. Program RX input to be edge-sensitive or level-sensitive.
RTS/CTS mapped to DTR/DSR. Switch the function of RTS/CTS to
SReset. Software reset. A write to this bit will reset the UART. Once the
Description
Concurrent write. When this bit is set the host can write concurrently to the
same register of all channels.
reserved
reserved
DTR/DSR.
UART is reset this bit is automatically set to 0.
TSR interrupt. Select TSR interrupt mode.
Rev. 5 — 21 January 2011
0 = normal operation
1 = concurrent write operation
0 = RX input is level sensitive. If RXA/RXB pin is LOW, the UART will not
go to sleep. Once the UART is in Sleep mode, it will wake up if RXA/RXB
pin goes LOW.
1 = RX input is edge sensitive. UART will go to sleep even if RXA/RXB
pin is LOW, and will wake up when RXA/RXB pin toggles.
0 = RTS and CTS signals are used for hardware flow control
1 = DTR and DSR signals are used for hardware flow control. RTS and
CTS retain their functionality.
0 = transmit empty interrupt occurs when transmit FIFO falls below the
trigger level or becomes empty.
1 = transmit empty interrupt occurs when transmit FIFO fall below the
trigger level, or becomes empty and the last stop bit has been shift out
the transmit shift register.
Description
represents the bit time at the programmed baud rate.
[1]
SC16C852V
© NXP B.V. 2011. All rights reserved.
36 of 55

Related parts for TDA18254HN/C1,518