ATmega644 Atmel Corporation, ATmega644 Datasheet - Page 43

no-image

ATmega644

Manufacturer Part Number
ATmega644
Description
Manufacturer
Atmel Corporation
Datasheets

Specifications of ATmega644

Flash (kbytes)
64 Kbytes
Pin Count
44
Max. Operating Frequency
20 MHz
Cpu
8-bit AVR
# Of Touch Channels
16
Hardware Qtouch Acquisition
No
Max I/o Pins
32
Ext Interrupts
32
Usb Speed
No
Usb Interface
No
Spi
3
Twi (i2c)
1
Uart
1
Graphic Lcd
No
Video Decoder
No
Camera Interface
No
Adc Channels
8
Adc Resolution (bits)
10
Adc Speed (ksps)
15
Analog Comparators
1
Resistive Touch Screen
No
Temp. Sensor
No
Crypto Engine
No
Sram (kbytes)
4
Eeprom (bytes)
2048
Self Program Memory
YES
Dram Memory
No
Nand Interface
No
Picopower
No
Temp. Range (deg C)
-40 to 85
I/o Supply Class
1.8 to 5.5
Operating Voltage (vcc)
1.8 to 5.5
Fpu
No
Mpu / Mmu
no / no
Timers
3
Output Compare Channels
6
Input Capture Channels
1
Pwm Channels
6
32khz Rtc
Yes
Calibrated Rc Oscillator
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATmega644-20AU
Manufacturer:
OKI
Quantity:
101
Part Number:
ATmega644-20AU
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATmega644-20AU
Manufacturer:
ATMEL
Quantity:
500
Part Number:
ATmega644-20AUR
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATmega644-20MU
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Part Number:
ATmega644-20PU
Manufacturer:
Atmel
Quantity:
1 930
Part Number:
ATmega644-MU
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Part Number:
ATmega644A-AU
Manufacturer:
Atmel
Quantity:
135
Part Number:
ATmega644A-AU
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATmega644A-AUR
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
ATmega644P
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
Part Number:
ATmega644P-20AU
Manufacturer:
ATMEL/爱特梅尔
Quantity:
20 000
8.10.7
8.11
8.11.1
2593N–AVR–07/10
Register Description
On-chip Debug System
SMCR – Sleep Mode Control Register
DIDR0). Refer to
Input Disable Register 0” on page 252
If the On-chip debug system is enabled by the OCDEN Fuse and the chip enters sleep mode,
the main clock source is enabled, and hence, always consumes power. In the deeper sleep
modes, this will contribute significantly to the total current consumption.
There are three alternative ways to disable the OCD system:
• Disable the OCDEN Fuse.
• Disable the JTAGEN Fuse.
• Write one to the JTD bit in MCUCR.
The Sleep Mode Control Register contains control bits for power management.
• Bits 3, 2, 1 – SM2:0: Sleep Mode Select Bits 2, 1, and 0
These bits select between the five available sleep modes as shown in
Table 8-2.
Note:
• Bit 0 – SE: Sleep Enable
The SE bit must be written to logic one to make the MCU enter the sleep mode when the SLEEP
instruction is executed. To avoid the MCU entering the sleep mode unless it is the programmer’s
purpose, it is recommended to write the Sleep Enable (SE) bit to one just before the execution of
the SLEEP instruction and to clear it immediately after waking up.
Bit
0x33 (0x53)
Read/Write
Initial Value
SM2
0
0
0
0
1
1
1
1
1. Standby modes are only recommended for use with external crystals or resonators.
Sleep Mode Select
7
R
0
”DIDR1 – Digital Input Disable Register 1” on page 232
SM1
0
0
1
1
0
0
1
1
6
R
0
R
5
0
SM0
0
1
0
1
0
1
0
1
for details.
R
4
0
Sleep Mode
Idle
ADC Noise Reduction
Power-down
Power-save
Reserved
Reserved
Standby
Extended Standby
SM2
R/W
3
0
(1)
SM1
R/W
2
0
(1)
SM0
R/W
Table
1
0
ATmega644
and
8-2.
”DIDR0 – Digital
R/W
SE
0
0
SMCR
43

Related parts for ATmega644