SC16C754IB80,557 NXP Semiconductors, SC16C754IB80,557 Datasheet - Page 17

IC UART QUAD W/FIFO 80-LQFP

SC16C754IB80,557

Manufacturer Part Number
SC16C754IB80,557
Description
IC UART QUAD W/FIFO 80-LQFP
Manufacturer
NXP Semiconductors
Datasheet

Specifications of SC16C754IB80,557

Number Of Channels
4, QUART
Fifo's
64 Byte
Voltage - Supply
2.5V, 3.3V, 5V
With Auto Flow Control
Yes
With False Start Bit Detection
Yes
With Modem Control
Yes
Mounting Type
Surface Mount
Package / Case
80-LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
935270057557
SC16C754IB80
SC16C754IB80

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SC16C754IB80,557
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Philips Semiconductors
9397 750 11618
Product data
6.6.2 Block DMA transfers (DMA mode 1)
6.7 Sleep mode
Figure 11
Transmitter:
available. It becomes inactive when the FIFO is full.
Receiver:
a time-out interrupt occurs. It will go inactive when the FIFO is empty or an error in
the RX FIFO is flagged by LSR[7].
Sleep mode is an enhanced feature of the SC16C754 UART. It is enabled when
EFR[4], the enhanced functions bit, is set and when IER[4] is set. Sleep mode is
entered when:
Remark: Sleep mode will not be entered if there is data in the RX FIFO.
In sleep mode, the UART clock and baud rate clock are stopped. Since most registers
are clocked using these clocks, the power consumption is greatly reduced. The UART
will wake up when any change is detected on the RX line, when there is any change
in the state of the modem input pins, or if data is written to the TX FIFO.
Remark: Writing to the divisor latches, DLL and DLH, to set the baud clock, must not
be done during sleep mode. Therefore, it is advisable to disable sleep mode using
IER[4] before writing to DLL or DLH.
Fig 11. TXRDY and RXRDY in DMA mode 1.
The serial data input line, RX, is idle (see
conditions”).
The TX FIFO and TX shift register are empty.
There are no interrupts pending except THR and time-out interrupts.
TRIGGER
LEVEL
wrptr
wrptr
shows TXRDY and RXRDY in DMA mode 1.
RXRDY becomes active when the trigger level has been reached, or when
TXRDY is active when there is a trigger level number of spaces
TX
Rev. 04 — 19 June 2003
FIFO FULL
TXRDY
TXRDY
Section 6.8 “Break and time-out
TRIGGER
LEVEL
rdptr
rdptr
Quad UART with 64-byte FIFO
© Koninklijke Philips Electronics N.V. 2003. All rights reserved.
FIFO EMPTY
RX
SC16C754
AT LEAST ONE
LOCATION FILLED
RXRDY
RXRDY
002aaa234
17 of 49

Related parts for SC16C754IB80,557