RC28F128P33BF60A Micron Technology Inc, RC28F128P33BF60A Datasheet - Page 54

no-image

RC28F128P33BF60A

Manufacturer Part Number
RC28F128P33BF60A
Description
Manufacturer
Micron Technology Inc
Datasheet

Specifications of RC28F128P33BF60A

Lead Free Status / Rohs Status
Supplier Unconfirmed

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
RC28F128P33BF60A
Manufacturer:
Micron Technology Inc
Quantity:
10 000
15.4
Table 25: AC Write Specifications
Datasheet
54
W1
W2
W3
W4
W5
W6
W7
W8
W9
W10
W11
W12
W13
W14
W16
Write to Asynchronous Read Specifications
W18
Write to Synchronous Read Specifications
W19
W20
Write Specifications with Clock Active
W21
W22
Notes:
1.
2.
3.
4.
5.
6.
7.
8.
9.
10.
11.
12.
Num
Write timing characteristics during erase suspend are the same as write-only operations.
A write operation can be terminated with either CE# or WE#.
Sampled, not 100% tested.
Write pulse width low (t
(whichever occurs first). Hence, t
Write pulse width high (t
(whichever occurs last). Hence, t
t
VPP and WP# should be at a valid level until erase or program success is determined.
This specification is only applicable when transiting from a write cycle to an asynchronous read. See spec W19 and W20
for synchronous read.
When doing a Read Status operation following any command that alters the Status Register, W14 is 20 ns.
Add 10 ns if the write operations results in a RCR or block lock status change, for the subsequent read operation to
reflect this change.
These specs are required only when the device is in a synchronous mode and clock is active during address setup phase.
This specification must be complied with by customer’s writing timing. The result would be unpredictable if any violation
to this timing specification.
WHVH
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
PHWL
ELWL
WLWH
DVWH
AVWH
WHEH
WHDX
WHAX
WHWL
VPWH
QVVL
QVBL
BHWH
WHGL
WHQV
WHAV
WHCH/L
WHVH
VHWL
CHWL
Symbol
or t
AC Write Specifications
WHCH/L
RST# high recovery to WE# low
CE# setup to WE# low
WE# write pulse width low
Data setup to WE# high
Address setup to WE# high
CE# hold from WE# high
Data hold from WE# high
Address hold from WE# high
WE# pulse width high
VPP setup to WE# high
VPP hold from Status read
WP# hold from Status read
WP# setup to WE# high
WE# high to OE# low
WE# high to read valid
WE# high to Address valid
WE# high to Clock valid
WE# high to ADV# high
ADV# high to WE# low
Clock high to WE# low
must be met when transiting from a write cycle to a synchronous burst read.
WLWH
WHWL
or t
or t
ELEH
WHWL
WLWH
EHEL
Parameter
) is defined from CE# or WE# low (whichever occurs last) to CE# or WE# high
) is defined from CE# or WE# high (whichever occurs first) to CE# or WE# low
= t
= t
EHEL
ELEH
= t
= t
WHEL
WLEH
= t
= t
EHWL
ELWH
).
.
t
AVQV
Min
150
200
200
50
50
50
20
19
19
0
0
0
0
0
0
0
0
-
-
+ 35
Max
20
20
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
-
Order Number: 208034-04
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
1,2,3,6,10
1,2,3,6,10
P33-65nm
1,2,3,6,8
1,2,3,11
1,2, 12
1,2,3,7
1,2,3,7
Notes
1,2,3
1,2,3
1,2,4
1,2,5
1,2,9
Jul 2011
1,2

Related parts for RC28F128P33BF60A