XC5204-3PQ160C Xilinx Inc, XC5204-3PQ160C Datasheet - Page 35

no-image

XC5204-3PQ160C

Manufacturer Part Number
XC5204-3PQ160C
Description
FPGA XC5200 Family 6K Gates 480 Cells 83MHz 0.5um (CMOS) Technology 5V 160-Pin PQFP
Manufacturer
Xilinx Inc
Datasheet

Specifications of XC5204-3PQ160C

Package
160PQFP
Family Name
XC5200
Device Logic Units
120
Device System Gates
6000
Number Of Registers
480
Maximum Internal Frequency
83 MHz
Typical Operating Supply Voltage
5 V
Maximum Number Of User I/os
124
Re-programmability Support
Yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC5204-3PQ160C
Manufacturer:
XILINX
0
.
Note:
This timing diagram shows that the EPROM requirements are extremely relaxed. EPROM access time can be longer than
500 ns. EPROM data output has no hold-time requirements.
Figure 32: Master Parallel Mode Programming Switching Characteristics
November 5, 1998 (Version 5.2)
(output)
(output)
(output)
(output)
A0-A17
D0-D7
DOUT
RCLK
CCLK
CCLK
1. At power-up, V
2. The first Data byte is loaded and CCLK starts at the end of the first RCLK active cycle (rising edge).
Low until V
R
CC
Data setup time
Data hold time
Delay to Address valid
is Valid.
CC
Product Obsolete or Under Obsolescence
must rise from 2.0 V to V
Description
CC
min in less then 25 ms, otherwise delay configuration by pulling PROGRAM
Address for Byte n
1
2
3
Symbol
XC5200 Series Field Programmable Gate Arrays
7 CCLKs
T
T
T
DRC
RCD
RAC
2 T
Byte
DRC
Min
60
0
0
Byte n - 1
D6
Address for Byte n + 1
1 T
3 T
CCLK
RAC
RCD
Max
200
D7
Units
ns
ns
ns
X6078
7-117
7

Related parts for XC5204-3PQ160C