MT90401AB Zarlink, MT90401AB Datasheet - Page 3

no-image

MT90401AB

Manufacturer Part Number
MT90401AB
Description
Framer SDH/SONET 3.3V 80-Pin LQFP EP Tray
Manufacturer
Zarlink
Datasheet

Specifications of MT90401AB

Package
80LQFP EP
Number Of Transceivers
1
Standard Framing Format
SDH|SONET
Maximum Supply Current
150 mA
Minimum Single Supply Voltage
3 V
Maximum Single Supply Voltage
3.6 V

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT90401AB
Manufacturer:
ZARLINK
Quantity:
500
Part Number:
MT90401AB1
Manufacturer:
st
Quantity:
421
Pin Description
Pin #
7, 8
2-5
10
12
13
14
15
16
17
18
19
20
21
11
1
6
9
E3DS3/OC3 E3DS3 or OC-3 Selection (Input). In Hardware Mode a low on this pin enables the
SONET/SD
A1 - A4
A5, A6
Name
C16o
V
V
V
F16o
MS1
MS2
C8o
C4o
C2o
F0o
F8o
IC
SS9
DD1
SS1
H
Internal Connection. Leave unconnected.
Address 1 to 4 (5 V tolerant Inputs). Address inputs for the parallel processor interface.
Digital ground. 0 Volts
Address 5, to 6 (5 V tolerant Input). Address inputs for the parallel processor interface.
SONET/SDH (Input). In hardware mode set this pin high to have a loop filter corner
frequency of 70 millihertz and limit the phase slope to 885 ns per second. Set this pin low to
have a corner frequency of approximately 1.1 hertz and limit the phase slope to 53 ns per
1.326 ms. This pin performs no function if the device is not in hardware mode.
Positive Power Supply. Digital supply.
Digital ground. 0 Volts
Frame Pulse ST-BUS 8.192 Mb/s (CMOS Output). This is an 8kHz 61ns active low
framing pulse, which marks the beginning of an ST-BUS frame. This is typically used for ST-
BUS operation at 8.192 Mb/s.
Clock 16.384 MHz (CMOS Output). This output is used for ST-BUS operation with a
16.384 MHz clock.
Clock 8.192 MHz (CMOS Output). This output is used for ST-BUS operation at
8.192 Mb/s.
Clock 4.096 MHz (CMOS Output). This output is used for ST-BUS operation at 2.048 Mb/s
and 4.096 Mb/s.
Clock 2.048 MHz (CMOS Output). This output is used for ST-BUS operation at
2.048 Mb/s.
Frame Pulse ST-BUS 2.048 Mb/s (CMOS Output). This is an 8 kHz 244 ns active low
framing pulse, which marks the beginning of an ST-BUS frame. This is typically used for ST-
BUS operation at 2.048 Mb/s and 4.096 Mb/s.
Mode/Control Select 1 (Input). This input, together with MS2, determines the state
(Normal, Holdover, or Freerun) of operation. See Table 3 on page 15. The logic level at this
input is gated in by the rising edge of F8o. This pin performs no function if the device is not
in hardware mode.
Mode/Control Select 2 (Input). This input, together with MS1, determines the state
(Normal, Holdover or Freerun) of operation. See Table 3 on page 15. The logic level at this
input is gated in by the rising edge of F8o. This pin performs no function if the device is not
in hardware mode.
Frame Pulse Generic (CMOS Output). This is an 8 kHz 122 ns active high framing pulse,
which marks the beginning of a TDM frame. This is typically used for TDM streams
operating at 8.192 Mb/s.
differential 155.52 MHz output clock on the C155N/C155P pins; this will also cause the
C34/C44 pin to output its nominal clock frequency divided by 4. In Hardware Mode, a high
on this pin disables the differential 155.52 MHz output clock on the C155N/C155P pins; this
will also cause the C34/C44 pin to output its nominal clock frequency. This pin performs no
function if the device is not in Hardware Mode.
Zarlink Semiconductor Inc.
MT90401
3
Description
Data Sheet

Related parts for MT90401AB