CS493253-CL Cirrus Logic Inc, CS493253-CL Datasheet - Page 46

no-image

CS493253-CL

Manufacturer Part Number
CS493253-CL
Description
Multi Standard Audio Decoder 44-Pin PLCC
Manufacturer
Cirrus Logic Inc
Datasheet

Specifications of CS493253-CL

Package
44PLCC
Operating Temperature
0 to 70 °C

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS493253-CL
Manufacturer:
CRYSTAL
Quantity:
134
Part Number:
CS493253-CL
Manufacturer:
CS
Quantity:
110
Part Number:
CS493253-CL
Manufacturer:
CS
Quantity:
20 000
Company:
Part Number:
CS493253-CL
Quantity:
402
Part Number:
CS493253-CL-EP
Manufacturer:
CRYSTRL
Quantity:
20 000
Part Number:
CS493253-CLEP
Manufacturer:
CRYSTAL
Quantity:
8
Part Number:
CS493253-CLR
Manufacturer:
PANASINIC
Quantity:
184
Part Number:
CS493253-CLR
Manufacturer:
CARTYS
Quantity:
2 585
Part Number:
CS493253-CLR
Manufacturer:
CS
Quantity:
1 500
Part Number:
CS493253-CLR
Manufacturer:
CARTYS
Quantity:
20 000
Part Number:
CS493253-CLZ
Manufacturer:
CRYSTAL
Quantity:
13 888
Part Number:
CS493253-CLZR
Manufacturer:
CirrusLogic
Quantity:
478
6.2.2.2.Reading a Byte in Motorola Mode
The flow diagram shown in
the sequence of events that define a one-byte read
in Motorola mode. The protocol presented
Figure 27
1) The host must drive the A1 and A0 register
2) The host initiates the read cycle by driving the
3) Once the data is valid, the host can read the
46
Figure 27. Motorola Mode, One-Byte Read Flow
the host ends the write cycle by driving the CS
and DS pins high.
address pins of the CS493XX with the address
of the desired Parallel I/O Register. Note that
only the Host Message register and the Host
Control register can be read.
Host Message:
Host Control:
The host indicates that this is a read cycle by
driving the R/W pin high.
CS and DS pins low.
value of the selected register from the
DATA[7:0] pins of the CS493XX.
ADDRESS A PARALLEL I/O REGISTER
will now be described in detail.
(A[1:0] SET APPROPRIATELY
READ BYTE FROM
R/W (HIGH)
Diagram
D A TA [7:0]
CS (HIGH)
DS (HIGH)
C S (L O W )
D S (L O W )
A[1:0]==00b.
A[1:0]==01b.
Figure 27
illustrates
4) The host should now terminate the read cycle
6.2.3. Procedures for Parallel Host Mode
6.2.3.1.Control Write in a Parallel Host Mode
When writing control data to the CS493XX, the
same protocol is used whether the host is writing a
control message or an entire executable download
image. Messages sent to the CS493XX should be
written most significant byte first. Likewise,
downloads of the application code should also be
performed most significant byte first.
The example shown in this section can be
generalized to fit any control write situation. The
generic function ‘Read_Byte_*()’ is used in the
following example as a generalized reference to
either Read_Byte_MOT() or Read_Byte_INT(),
and ‘Write_Byte_*()’ is a generic reference to
Write_Byte_MOT()
Figure 28
protocol presented in
described in detail.
1) When the host is communicating with the
2) In order to determine whether the CS493XX is
by driving the CS and DS pins high.
CS493XX, the host must verify that the DSP is
ready to accept a new control byte. If the DSP
is in the midst of an interrupt service routine, it
will be unable to retrieve control data from the
Host Message Register. Please note that
‘Read_Byte_*()’ and ‘Write_Byte_*()’ are
generic references to either the Intel or
Motorola communication protocol.
If the most recent control byte has not yet been
read by the DSP, the host must not write a new
byte.
ready to accept a new control byte the host must
check the HINBSY bit of the Host Control
Register (bit 2). If HINBSY is high, then the
DSP is not prepared to accept a new control
Communication
shows a typical write sequence. The
CS49300 Family DSP
or
Figure 28
Write_Byte_INT().
will now be
DS339PP4

Related parts for CS493253-CL