CS493253-CL Cirrus Logic Inc, CS493253-CL Datasheet - Page 14

no-image

CS493253-CL

Manufacturer Part Number
CS493253-CL
Description
Multi Standard Audio Decoder 44-Pin PLCC
Manufacturer
Cirrus Logic Inc
Datasheet

Specifications of CS493253-CL

Package
44PLCC
Operating Temperature
0 to 70 °C

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS493253-CL
Manufacturer:
CRYSTAL
Quantity:
134
Part Number:
CS493253-CL
Manufacturer:
CS
Quantity:
110
Part Number:
CS493253-CL
Manufacturer:
CS
Quantity:
20 000
Company:
Part Number:
CS493253-CL
Quantity:
402
Part Number:
CS493253-CL-EP
Manufacturer:
CRYSTRL
Quantity:
20 000
Part Number:
CS493253-CLEP
Manufacturer:
CRYSTAL
Quantity:
8
Part Number:
CS493253-CLR
Manufacturer:
PANASINIC
Quantity:
184
Part Number:
CS493253-CLR
Manufacturer:
CARTYS
Quantity:
2 585
Part Number:
CS493253-CLR
Manufacturer:
CS
Quantity:
1 500
Part Number:
CS493253-CLR
Manufacturer:
CARTYS
Quantity:
20 000
Part Number:
CS493253-CLZ
Manufacturer:
CRYSTAL
Quantity:
13 888
Part Number:
CS493253-CLZR
Manufacturer:
CirrusLogic
Quantity:
478
1.10.
(T
Notes:. 1. The specification f
14
SCCLK clock frequency
Bus free time between transmissions
Start-condition hold time (prior to first clock pulse)
Clock low time
Clock high time
SCDIO setup time to SCCLK rising
SCDIO hold time from SCCLK falling
Rise time of SCCLK
Fall time of SCCLK
Time from SCCLK falling to CS493XX ACK
Time from SCCLK falling to SCDIO valid during read operation
Time from SCCLK rising to INTREQ rising
Hold time for INTREQ from SCCLK rising
Rise time for INTREQ
Setup time for stop condition
A
= 25 °C; VA, VD[3:1] = 2.5 V ±5%; Inputs: Logic 0 = DGND, Logic 1 = VD, C
Switching Characteristics — I
2. Data must be held for sufficient time to bridge the 300-ns transition time of SCCLK. This hold time is by
3. This rise time is shorter than that recommended by the I
4. INTREQ goes high only if there is no data to be read from the DSP at the rising edge of SCCLK for the
5. If INTREQ goes high as indicated in Note 8, then INTREQ is guaranteed to remain high until the next
6. With a 4.7k Ohm pull-up resistor this value is typically 215ns. As this pin is open drain adjusting the pull
7. This time is by design and not tested.
aware that the actual maximum speed of the communication port may be limited by the software. The
relevant application code user’s manual should be consulted for the software speed limitations.
design and not tested.
Section 6.1, “Serial Communication” on page 33.
last data bit of the last byte of data during a read operation as shown.
rising edge of SCCLK. If there is more data to be read at this time, INTREQ goes active low again. Treat
this condition as a new read transaction. Send a new start condition followed by the 7-bit address and
the R/W bit (set to 1 for a read). This time is by design and is not tested.
up value will affect the rise time.
scl
Parameter
indicates the maximum speed of the hardware. The system designer should be
2
C
®
Control Port
(Note 3), (Note 7)
(Note 1)
(Note 2)
(Note 7)
(Note 4)
(Note 5)
(Note 6)
2
C specifications. For more information, see
Symbol
t
t
t
t
scsdv
t
t
t
t
t
t
t
susp
f
hdst
high
scrh
sud
hdd
CS49300 Family DSP
low
sca
scrl
buf
t
scl
t
t
rr
r
f
L
= 20 pF)
Min
250
4.7
4.0
1.2
1.0
4.7
0
0
Max
400
300
200
50
40
40
**
DS339PP4
Units
kHz
µs
µs
µs
µs
ns
µs
ns
ns
ns
ns
ns
ns
ns
µs

Related parts for CS493253-CL