74HC107D NXP Semiconductors, 74HC107D Datasheet

Flip Flops DUAL J-K W/NEG-EDGE TRIG

74HC107D

Manufacturer Part Number
74HC107D
Description
Flip Flops DUAL J-K W/NEG-EDGE TRIG
Manufacturer
NXP Semiconductors
Datasheet

Specifications of 74HC107D

Number Of Circuits
2
Logic Family
HC
Logic Type
J-K Negative Edge Triggered Flip Flop
Polarity
Inverting/Non-Inverting
Input Type
Single-Ended
Propagation Delay Time
16 ns at 5 V
High Level Output Current
- 5.2 mA
Supply Voltage (max)
6 V
Maximum Operating Temperature
+ 125 C
Mounting Style
SMD/SMT
Package / Case
SOT-108
Minimum Operating Temperature
- 40 C
Supply Voltage (min)
2 V
Lead Free Status / Rohs Status
 Details
Other names
74HC107D,652

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
74HC107D
Quantity:
140
Part Number:
74HC107D
Manufacturer:
NEXPERIA/安世
Quantity:
20 000
Company:
Part Number:
74HC107D
Quantity:
7 500
Company:
Part Number:
74HC107D
Quantity:
7 500
Part Number:
74HC107D,653
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Product specification
File under Integrated Circuits, IC06
DATA SHEET
74HC/HCT107
Dual JK flip-flop with reset;
negative-edge trigger
For a complete data sheet, please also download:
The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications
The IC06 74HC/HCT/HCU/HCMOS Logic Package Information
The IC06 74HC/HCT/HCU/HCMOS Logic Package Outlines
INTEGRATED CIRCUITS
December 1990

Related parts for 74HC107D

74HC107D Summary of contents

Page 1

DATA SHEET For a complete data sheet, please also download: The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications The IC06 74HC/HCT/HCU/HCMOS Logic Package Information The IC06 74HC/HCT/HCU/HCMOS Logic Package Outlines 74HC/HCT107 Dual JK flip-flop with reset; negative-edge trigger Product specification File under ...

Page 2

Philips Semiconductors Dual JK flip-flop with reset; negative-edge trigger FEATURES Output capability: standard I category: flip-flops CC GENERAL DESCRIPTION The 74HC/HCT107 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in ...

Page 3

Philips Semiconductors Dual JK flip-flop with reset; negative-edge trigger PIN DESCRIPTION PIN NO. SYMBOL 1J, 2J GND 12, 9 1CP, 2CP 13, 10 1R, 2R ...

Page 4

Philips Semiconductors Dual JK flip-flop with reset; negative-edge trigger Fig.4 Functional diagram. FUNCTION TABLE OPERATING MODE asynchronous reset toggle load “0” (reset) load “1” (set) hold “no change” Note HIGH voltage level h = HIGH voltage level ...

Page 5

Philips Semiconductors Dual JK flip-flop with reset; negative-edge trigger DC CHARACTERISTICS FOR 74HC For the DC characteristics see “74HC/HCT/HCU/HCMOS Logic Family Specifications” Output capability: standard I category: flip-flops CC AC CHARACTERISTICS FOR 74HC GND = ...

Page 6

Philips Semiconductors Dual JK flip-flop with reset; negative-edge trigger DC CHARACTERISTICS FOR 74HCT For the DC characteristics see “74HC/HCT/HCU/HCMOS Logic Family Specifications” Output capability: standard I category: flip-flops CC Note to HCT types The value of additional quiescent supply current ...

Page 7

Philips Semiconductors Dual JK flip-flop with reset; negative-edge trigger AC WAVEFORMS The shaded areas indicate when the input is permitted to change for predictable output performance GND ...

Related keywords