GAL26CV12B-20LP Lattice, GAL26CV12B-20LP Datasheet - Page 14

no-image

GAL26CV12B-20LP

Manufacturer Part Number
GAL26CV12B-20LP
Description
SPLD - Simple Programmable Logic Devices HI PERF E2CMOS PLD
Manufacturer
Lattice
Datasheet

Specifications of GAL26CV12B-20LP

Logic Family
GAL
Number Of Macrocells
12
Maximum Operating Frequency
62.5 MHz
Number Of Programmable I/os
12
Delay Time
20 ns
Operating Supply Voltage
5 V
Supply Current
130 mA
Maximum Operating Temperature
+ 75 C
Minimum Operating Temperature
0 C
Package / Case
PDIP-28
Mounting Style
Through Hole
Supply Voltage (max)
5.25 V
Supply Voltage (min)
4.75 V
Lead Free Status / Rohs Status
No

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
GAL26CV12B-20LP
Manufacturer:
LAT
Quantity:
5 530
Part Number:
GAL26CV12B-20LP
Manufacturer:
LAT
Quantity:
900
Part Number:
GAL26CV12B-20LP
Manufacturer:
LAT
Quantity:
5 510
Part Number:
GAL26CV12B-20LP
Manufacturer:
COPAL
Quantity:
5 510
Part Number:
GAL26CV12B-20LP
Manufacturer:
LATTICE/莱迪斯
Quantity:
20 000
Part Number:
GAL26CV12B-20LPI
Manufacturer:
LAT
Quantity:
5 530
Circuitry within the GAL26CV12 provides a reset signal to all reg-
isters during power-up. All internal registers will have their Q outputs
set low after a specified time (tpr, 1μs MAX). As a result, the state
on the registered output pins (if they are enabled) will be either high
or low on power-up, depending on the programmed polarity of the
output pins. This feature can greatly simplify state machine design
by providing a known state on power-up. Because of the asynchro-
nous nature of system power-up, some conditions must be met to
Power-Up Reset
Input/Output Equivalent Schematics
(Vref Typical = 3.2V)
PIN
PIN
ESD
Protection
Circuit
ESD
Protection
Circuit
Vcc
INTERNAL REGISTER
Typical Input
OUTPUT REGISTER
OUTPUT REGISTER
Active Pull-up
Circuit
ACTIVE HIGH
Vref
ACTIVE LOW
Q - OUTPUT
C L K
Vcc
V c c
Vcc
Vcc (min.)
13
t
provide a valid power-up reset of the device. First, the V
be monotonic. Second, the clock input must be at static TTL level
as shown in the diagram during power up. The registers will reset
within a maximum of tpr time. As in normal system operation, avoid
clocking the device until all input and feedback path setup times
have been met. The clock must also meet the minimum pulse width
requirements.
pr
Specifications GAL26CV12
Data
Output
Internal Register
Reset to Logic "0"
Device Pin
Reset to Logic "1"
Device Pin
Reset to Logic "0"
t
wl
Tri-State
Control
t
Feedback
su
Typical Output
Vcc
Active Pull-up
Circuit
Feedback
(To Input Buffer)
Vref
(Vref Typical = 3.2V)
PIN
PIN
CC
rise must

Related parts for GAL26CV12B-20LP