MC68HC811E2FN Freescale Semiconductor, MC68HC811E2FN Datasheet - Page 141

MC68HC811E2FN

Manufacturer Part Number
MC68HC811E2FN
Description
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MC68HC811E2FN

Cpu Family
HC11
Device Core Size
8b
Frequency (max)
4MHz
Interface Type
SCI/SPI
Program Memory Type
ROMLess
Program Memory Size
Not Required
Total Internal Ram Size
256Byte
# I/os (max)
38
Number Of Timers - General Purpose
8
Operating Supply Voltage (typ)
3.3/5V
Operating Supply Voltage (max)
5.5V
Operating Supply Voltage (min)
3V
On-chip Adc
8-chx8-bit
Instruction Set Architecture
CISC
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
52
Package Type
PLCC
Lead Free Status / Rohs Status
Supplier Unconfirmed

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68HC811E2FN
Manufacturer:
MOT
Quantity:
5 510
Part Number:
MC68HC811E2FN
Manufacturer:
ALLEGRO
Quantity:
5 510
Part Number:
MC68HC811E2FN
Manufacturer:
MOTOROLA/摩托罗拉
Quantity:
20 000
Part Number:
MC68HC811E2FN2
Manufacturer:
FREESCALE
Quantity:
1 238
Part Number:
MC68HC811E2FNE2
Manufacturer:
FREESCALE
Quantity:
1 238
independent of the software latencies associated with flag clearing and service. For this reason, an RTI
period starts from the previous timeout, not from when RTIF is cleared.
Every timeout causes the RTIF bit in TFLG2 to be set, and if RTII is set, an interrupt request is generated.
After reset, one entire RTI period elapses before the RTIF is set for the first time. Refer to the
Interrupt Mask 2
Register.
9.5.1 Timer Interrupt Mask Register 2
This register contains the real-time interrupt enable bits.
TOI — Timer Overflow Interrupt Enable Bit
RTII — Real-Time Interrupt Enable Bit
PAOVI — Pulse Accumulator Overflow Interrupt Enable Bit
PAII — Pulse Accumulator Input Edge Bit
Bits [3:2] — Unimplemented
PR[1:0] — Timer Prescaler Select Bits
Freescale Semiconductor
Refer to
Refer to
Always read 0
Refer to
0 = TOF interrupts disabled
1 = Interrupt requested when TOF is set to 1
0 = RTIF interrupts disabled
1 = Interrupt requested when RTIF set to 1
9.7 Pulse
9.7 Pulse
Table
Address:
Bits in TMSK2 correspond bit for bit with flag bits in TFLG2. Bits in TMSK2
enable the corresponding interrupt sources.
Reset:
Read:
Write:
Register,
9-4.
Accumulator.
Accumulator.
$1024
Figure 9-21. Timer Interrupt Mask 2 Register (TMSK2)
Bit 7
TOI
0
9.5.2 Timer Interrupt Flag Register
= Unimplemented
RTI
6
0
M68HC11E Family Data Sheet, Rev. 5.1
PAOVI
5
0
NOTE
PAII
4
0
3
0
2, and
9.5.3 Pulse Accumulator Control
2
0
PR1
1
0
Real-Time Interrupt (RTI)
Bit 0
PR0
0
9.4.9 Timer
141

Related parts for MC68HC811E2FN