UDA1380HN NXP Semiconductors, UDA1380HN Datasheet - Page 11

UDA1380HN

Manufacturer Part Number
UDA1380HN
Description
Manufacturer
NXP Semiconductors
Datasheet

Specifications of UDA1380HN

Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
UDA1380HN
Manufacturer:
NEC
Quantity:
5 306
Part Number:
UDA1380HN/N2C
Manufacturer:
NXP
Quantity:
30
Part Number:
UDA1380HNN2
Manufacturer:
FUJITSU
Quantity:
3 555
NXP Semiconductors
8
8.1
There are two clock systems:
• A SYSCLK signal, coming from the system
• A WSPLL which generates the internal clocks from the
The system frequency applied to pin SYSCLK is
selectable. The options are 256f
The system clock must be locked in frequency to the digital
interface signals.
Remark: Since there is neither a fixed reference clock
available in the IC itself, nor a fixed clock available in the
system the IC is in, there is no auto sample rate conversion
detection circuitry.
The system can run in several modes, using the two clock
systems:
• Both the DAC and the ADC part can run at the applied
• The ADC can run at the SYSCLK input, and at the same
• The ADC and the DAC can both run at the clock
Table 1 WSPLL divider settings
2004 Apr 22
6.25 to 12.5
12.5 to 25
25 to 50
50 to 100
FREQUENCY (kHz)
incoming WSI signal.
SYSCLK input. In this case the WSPLL is
powered-down
time the DAC part can run (at a different frequency) at
the clock re-generated from the WSI signal
regenerated from the WSI signal.
Stereo audio coder-decoder
for MD, CD and MP3
WORD SELECT
FUNCTIONAL DESCRIPTION
Clock modes
SEL_LOOP_DIV[1:0]
s
, 384f
00
01
10
11
s
, 512f
s
and 768f
s
.
PRE1
11
8
4
2
2
8.1.1
The WSPLL is meant to lock onto the WSI input signal, and
regenerates 256f
the interpolator core (and for the decimator if needed).
Since the operating range of the WSPLL is from
75 to 150 MHz, the complete range of 8 to 100 kHz
sampling frequency must be divided into smaller parts, as
given in Table 1, using Fig.4 as a reference. This means
that the user must set the input range of the WSI input
signal.
In case the SYSCLK is used for clocking the complete
system (decimator including interpolator) the WSPLL must
be powered-down with bit ADC_CLK via the L3-bus
or I
The SEL_LOOP_DIV[1:0] can be controlled by the PLL1
and PLL0 bits in the L3-bus or I
handbook, halfpage
2
C-bus.
WSPLL
WSI
s
REQUIREMENTS
Fig.4 WSPLL set-up.
(ADC and FSDAC)
and 128f
DIV1
1536
1536
1536
768
256f s
DIV1
(digital parts)
s
signals for the FSDAC and
128f s
2
C-bus register.
VCO FREQUENCY
Product specification
PRE1
VCO
MGU527
UDA1380
76 to 153
(MHz)

Related parts for UDA1380HN