PA28F400BVB60 Intel, PA28F400BVB60 Datasheet - Page 11

no-image

PA28F400BVB60

Manufacturer Part Number
PA28F400BVB60
Description
Manufacturer
Intel
Datasheet

Specifications of PA28F400BVB60

Density
4Mb
Access Time (max)
60ns
Interface Type
Parallel
Boot Type
Bottom
Address Bus
19/18Bit
Operating Supply Voltage (typ)
3.3/5V
Operating Temp Range
0C to 70C
Package Type
SOP
Sync/async
Asynchronous
Operating Temperature Classification
Commercial
Operating Supply Voltage (min)
3/4.5V
Operating Supply Voltage (max)
3.6/5.5V
Word Size
8/16Bit
Number Of Words
512K/256K
Supply Current
65mA
Mounting
Surface Mount
Pin Count
44
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PA28F400BVB60
Manufacturer:
INTEL
Quantity:
45
Part Number:
PA28F400BVB60
Manufacturer:
INTEL
Quantity:
20 000
1.5
A
A
DQ
DQ
CE#
OE#
WE#
RP#
0
9
Symbol
–A
SEE NEW DESIGN RECOMMENDATIONS
0
8
–DQ
–DQ
18
Pin Descriptions
7
15
OUTPUT
OUTPUT
INPUT/
INPUT/
INPUT
INPUT
INPUT
INPUT
INPUT
INPUT
Type
ADDRESS INPUTS for memory addresses. Addresses are internally latched
during a write cycle. The 28F400 only has A
A
ADDRESS INPUT: When A
this mode, A
is at a logic low, only the lower byte of the signatures are read. DQ
don’t care in the signature mode when BYTE# is low.
DATA INPUTS/OUTPUTS: Inputs array data on the second CE# and WE# cycle
during a Program command. Inputs commands to the CUI when CE# and WE#
are active. Data is internally latched during the write cycle. Outputs array,
intelligent identifier and status register data. The data pins float to tri-state when
the chip is de-selected or the outputs are disabled.
DATA INPUTS/OUTPUTS: Inputs array data on the second CE# and WE# cycle
during a Program command. Data is internally latched during the write cycle.
Outputs array data. The data pins float to tri-state when the chip is de-selected or
the outputs are disabled as in the byte-wide mode (BYTE# = “0”). In the byte-wide
mode DQ
The 28F004B does not include these DQ
CHIP ENABLE: Activates the device’s control logic, input buffers, decoders and
sense amplifiers. CE# is active low. CE# high de-selects the memory device and
reduces power consumption to standby levels. If CE# and RP# are high, but not
at a CMOS high level, the standby current will increase due to current flow
through the CE# and RP# input stages.
OUTPUT ENABLE: Enables the device’s outputs through the data buffers during
a read cycle. OE# is active low.
WRITE ENABLE: Controls writes to the command register and array blocks. WE#
is active low. Addresses and data are latched on the rising edge of the WE#
pulse.
RESET/DEEP POWER-DOWN: Uses three voltage levels (V
control two different functions: reset/deep power-down mode and boot block
unlocking. It is backwards-compatible with the BX/BL/BV products.
When RP# is at logic low, the device is in reset/deep power-down mode,
which puts the outputs at High-Z, resets the Write State Machine, and draws
minimum current.
When RP# is at logic high, the device is in standard operation. When RP#
transitions from logic-low to logic-high, the device defaults to the read array mode.
When RP# is at V
erased. This overrides any control from the WP# input.
0
– A
18
Table 2. 28F400/004 Pin Descriptions
.
15
/A
0
–1
decodes between the manufacturer and device IDs. When BYTE#
becomes the lowest order address for data output on DQ
HH
, the boot block is unlocked and can be programmed or
9
4-MBIT SmartVoltage BOOT BLOCK FAMILY
is at V
Name and Function
HH
the signature mode is accessed. During
8
–DQ
0
– A
15
17
pins.
pins, while the 28F004B has
IL
, V
IH
15
, and V
/A
–1
is a
0
–DQ
HH
) to
7
.
11

Related parts for PA28F400BVB60