AD9979BCPZ Analog Devices Inc, AD9979BCPZ Datasheet - Page 42

IC PROCESSOR CCD 14BIT 48-LFCSP

AD9979BCPZ

Manufacturer Part Number
AD9979BCPZ
Description
IC PROCESSOR CCD 14BIT 48-LFCSP
Manufacturer
Analog Devices Inc
Type
CCD Signal Processor, 14-Bitr
Datasheet

Specifications of AD9979BCPZ

Input Type
Logic
Output Type
Logic
Interface
3-Wire Serial
Current - Supply
48mA
Mounting Type
Surface Mount
Package / Case
48-LFCSP
Supply Voltage Range
1.6V To 2V, 1.6V To 3.6V, 2.7V To 3.6V
Operating Temperature Range
-25°C To +85°C
Digital Ic Case Style
LFCSP
No. Of Pins
48
Svhc
No SVHC (18-Jun-2010)
Package /
RoHS Compliant
Ic Function
14-bit CCD Signal Processor With Precision Timing Core
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD9979BCPZ
Manufacturer:
ADI
Quantity:
1 095
Part Number:
AD9979BCPZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD9979BCPZRL
Manufacturer:
VISHAY
Quantity:
4 276
AD9979
UPDATING OF NEW REGISTER VALUES
The internal registers of the AD9979 are updated at different
times, depending on the register. Table 23 summarizes the three
different types of register updates. The register listing tables also
contain a column with update type to identify when each register is
updated (see Table 24 to Table 34).
SCK Updated (SCK)
Some of the registers are updated immediately, as soon as the
28th data bit (D27) is written. These registers are used for
functions that do not require gating with the next VD boundary,
such as power-up and reset functions.
Table 23. Register Update Locations
Update Type
SCK
VD
SCP
Register is immediately updated when the 28th data bit (D27) is clocked in.
Register is updated at the VD falling edge. VD-updated registers can be delayed further, using UPDATE (Address 0x17,
Bits[12:0]). Field registers are not affected by UPDATE.
Register is updated at the next SCP in which the register is used.
Description
Rev. C | Page 42 of 56
VD Updated (VD)
Many of the registers are updated at the next VD falling edge.
By updating these values at the next VD edge, the current field
is not corrupted and the new register values are applied to the
next field. The VD update can be further delayed past the VD
falling edge, using UPDATE (Address 0x17, Bits[12:0]), which
delays the VD-updated register updates to any HD line in the
field. Note that the field registers are not affected by UPDATE.
SCP Updated (SCP)
All of the H-pattern group registers are updated at the next SCP
in which the registers are used.

Related parts for AD9979BCPZ