ZLF645S0P2032G Zilog, ZLF645S0P2032G Datasheet - Page 177

no-image

ZLF645S0P2032G

Manufacturer Part Number
ZLF645S0P2032G
Description
Microcontrollers (MCU) 32K Flash 512B RAM 20 pin
Manufacturer
Zilog
Datasheet

Specifications of ZLF645S0P2032G

Data Bus Width
8 bit
Program Memory Type
Flash
Program Memory Size
32 KB
Data Ram Size
512 KB
Interface Type
ICP, UART
Maximum Clock Frequency
8 MHz
Number Of Programmable I/os
16
Number Of Timers
3
Maximum Operating Temperature
+ 70 C
Mounting Style
Through Hole
Package / Case
PDIP-20
Minimum Operating Temperature
0 C
Lead Free Status / Rohs Status
 Details
Table 86. User Option Byte 1 (OPT1)
PS026407-0408
Bit
Field
Erased State
Flash Address
Bit Position
[7:4]
[3]
[2]
[1]
Value
1
0
1
0
1
0
7
1
Description
Reserved
16BITSTK —16 bit Stack Pointer Addressiblity Enable
The ZLF645 is enabled for 8-bits of stack pointer addressiblity allowing usage
of Bank 0 only of the devices general-purpose RAM space as the CPU stack.
The ZLF645 is enabled for 16-bits of stack pointer addressiblity allowing usage
of all of the devices general-purpose RAM space as the CPU stack.
DIVBY1 —System Clock Divide By 1 Enable
If SMR register bit 0 is also programmed to 0, the system clock frequency is
equal to the external clock frequency input on the XTAL1 pin divided by 2.
If SMR register bit 0 is also programmed to 0, the system clock frequency is
equal to the external clock frequency input on the XTAL1 pin.
FLPROT1 —Flash Main Memory Lower Half Protect
The Flash main memory and all of Information Area Page 3 can be read,
written, and erased by both the Flash Byte Programming interface or through
the ICP interface as long as FLRWP is also 1.
Reads and Writes to the lower half of Flash main memory and writes and
erasures to Information Area Page 3, by the ICP or Flash Byte Programming
interfaces is disabled unless, with this bit 0, a main memory mass erase is
completed first. A main memory mass erase causes resetting of this bit value
in the Option Byte 1 shadow register to a 1 but does not effect the
corresponding Flash memory bit. Once the Option Byte 1 shadow register bit
is reset, the ICP or Flash Byte Programming interface is allowed full read,
write, and erase access to the Flash's main memory and to Page 3 of the
Information Area and can reset the corresponding Flash memory bit.
6
1
Reserved
Flash Memory Information Area address: FFH
Must be written 1.
5
1
4
1
16BITSTK DIVBY1 FLPROT1
3
1
ZLF645 Series Flash MCUs
2
1
Product Specification
1
1
FLRWP
Operation
0
1
169

Related parts for ZLF645S0P2032G