AD5755-1ACPZ Analog Devices Inc, AD5755-1ACPZ Datasheet - Page 34

16Bit Quad,V/I DAC No Dynamic Power Ctrl

AD5755-1ACPZ

Manufacturer Part Number
AD5755-1ACPZ
Description
16Bit Quad,V/I DAC No Dynamic Power Ctrl
Manufacturer
Analog Devices Inc
Series
-r
Datasheet

Specifications of AD5755-1ACPZ

Input Channel Type
Serial
Data Interface
3-Wire, Serial
Supply Voltage Range - Digital
2.7V To 5.5V
Digital Ic Case Style
LFCSP
No. Of Pins
64
Operating Temperature Range
-40°C To +105°C
Rohs Compliant
Yes
Resolution (bits)
16bit
Supply Voltage Range - Analog
2.7V To 5.5V
Featured Product
AD5755 / AD5755-1 / AD5757 DACs
Settling Time
11µs
Number Of Bits
16
Number Of Converters
4
Voltage Supply Source
Analog and Digital, Dual ±
Power Dissipation (max)
-
Operating Temperature
-40°C ~ 105°C
Mounting Type
Surface Mount
Package / Case
64-VFQFN Exposed Pad, CSP
Number Of Outputs And Type
4 Current, 4 Voltage
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD5755-1ACPZ-REEL7
Manufacturer:
AD
Quantity:
201
AD5755-1
CONTROL REGISTERS
When writing to a control register, the format shown in Table 16
must be used. See Table 9 for information on the configuration
of Bit D23 to Bit D16. The control registers are addressed by
setting the DREG[2:0] bits to 111 and then setting the
CREG[2:0] bits to the appropriate decode address for that
register, according to Table 17. These CREG bits select among
the various control registers.
Table 16. Writing to a Control Register
MSB
D23
R/W
Table 17. Register Access Decode
CREG2 (D15)
0
0
0
0
1
Table 18. Programming the Main Control Register
D15
0
1
Table 19. Main Control Register Functions
Bit
POC
STATREAD
EWD
WD1, WD0
ShtCctLim
OUTEN_ALL
DCDC_ALL
MSB
X = don’t care.
D14
0
D22
DUT_AD1
D13
1
Description
The POC bit determines the state of the voltage output channels during normal operation. Its default value is 0.
POC = 0. The output goes to the value set by the POC hardware pin when the voltage output is not enabled (default).
POC = 1. The output goes to the opposite value of the POC hardware pin if the voltage output is not enabled.
Enable status readback during a write. See the Device Features section.
STATREAD = 1, enable.
STATREAD = 0, disable (default).
Enable watchdog timer. See the Device Features section for more information.
EWD = 1, enable watchdog.
EWD = 0, disable watchdog (default).
Timeout select bits. Used to select the timeout period for the watchdog timer.
WD1
0
0
1
1
Programmable short-circuit limit on the V
0 = 16 mA (default).
1 = 8 mA.
Enables the output on all four DACs simultaneously.
Do not use the OUTEN_ALL bit when using the OUTEN bit in the DAC control register.
When set, powers up the dc-to-dc converter on all four channels simultaneously.
To power down the dc-to-dc converters, all channel outputs must first be disabled.
Do not use the DCDC_ALL bit when using the DC_DC bit in the DAC control register.
D21
DUT_AD0
D12
POC
CREG1 (D14)
0
0
1
1
0
WD0
0
1
0
1
D11
STATREAD
D20
1
D10
EWD
Timeout Period (ms)
5
10
100
200
D19
1
CREG0 (D13)
0
1
0
1
0
D9
WD1
D18
1
OUT_x
Rev. A | Page 34 of 48
D8
WD0
D17
DAC_AD1
pin in the event of a short-circuit condition.
D7
X
1
Main Control Register
The main control register options are shown in Table 18 and
Table 19. See the Device Features section for more information
on the features controlled by the main control register.
D6
ShtCctLim
D16
DAC_AD0
Function
Slew rate control register (one per channel)
Main control register
DAC control register (one per channel)
DC-to-dc control register
Software register (one per channel)
D5
OUTEN_ALL
D15
CREG2
D14
CREG1
D4
DCDC_ALL
D13
CREG0
D3 to D0
X
1
LSB
D12 to D0
Data
LSB

Related parts for AD5755-1ACPZ