PAC-POWR1220AT8-HS-EVN Lattice, PAC-POWR1220AT8-HS-EVN Datasheet - Page 12

no-image

PAC-POWR1220AT8-HS-EVN

Manufacturer Part Number
PAC-POWR1220AT8-HS-EVN
Description
Supervisory Circuits Pwr Mgr Hercules Std Development Kit
Manufacturer
Lattice
Series
ispPAC®, MachXO, Herculesr

Specifications of PAC-POWR1220AT8-HS-EVN

Silicon Manufacturer
Lattice Semiconductor
Kit Application Type
Power Management
Application Sub Type
Power Manager
Kit Contents
Preloaded Board, Eval Board, AC Adapter, USB Connector Cable
Rohs Compliant
Yes
Main Purpose
Power Management, ORing Controller / Hot Swap Controller
Embedded
Yes, Other
Utilized Ic / Part
ispPAC-POWR1220AT8, LCMXO2280
Primary Attributes
-
Secondary Attributes
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Lattice Semiconductor
I
F
T
T
T
T
T
T
T
T
T
T
T
T
1. If F
2
I
SU;STA
HD;STA
SU;DAT
SU;STO
HD;DAT
LOW
HIGH
F
R
TIMEOUT
POR
BUF
C Port Characteristics
2
C
case, waiting for the T
readout. When F
Symbol
I
2
C
is less than 50kHz, then the ADC DONE status bit is not guaranteed to be set after a valid conversion request is completed. In this
I
After start
After start
Data setup
Stop setup
Data hold; SCL= Vih_min = 2.1V
Clock low period
Clock high period
Fall time; 2.25V to 0.65V
Rise time; 0.65V to 2.25V
Detect clock low timeout
Device must be operational after power-on reset
Bus free time between stop and start condition
I2C
2
C clock/data rate
is greater than 50kHz, ADC conversion complete is ensured by waiting for the DONE status bit.
CONVERT
minimum time after a convert request is made is the only way to guarantee a valid conversion is ready for
Definition
1-12
ispPAC-POWR1220AT8 Data Sheet
Min.
250
500
4.7
0.3
4.7
4.7
25
4
4
4
100KHz
Max.
1000
100
3.45
300
35
1
Min.
100
500
0.6
0.6
0.6
0.3
1.3
0.6
1.3
25
400KHz
Max.
400
300
300
0.9
35
1
Units
KHz
ms
ms
us
us
ns
us
us
us
us
ns
ns
us

Related parts for PAC-POWR1220AT8-HS-EVN