M25P64-VMF6P STMicroelectronics, M25P64-VMF6P Datasheet - Page 10

no-image

M25P64-VMF6P

Manufacturer Part Number
M25P64-VMF6P
Description
64 MBIT, LOW VOLTAGE, SERIAL FLASO 16 .30 LARGE JEDEC MS-013
Manufacturer
STMicroelectronics
Datasheet

Specifications of M25P64-VMF6P

Lead Free Status / Rohs Status
RoHS Compliant part

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M25P64-VMF6P
Manufacturer:
ST
Quantity:
7 093
Part Number:
M25P64-VMF6P
Manufacturer:
ST
0
Part Number:
M25P64-VMF6P
Manufacturer:
ST
Quantity:
20 000
Part Number:
M25P64-VMF6P,M25P64-VMF6TP
Manufacturer:
ADI
Quantity:
379
Part Number:
M25P64-VMF6P-6JBS
Manufacturer:
RENESAS
Quantity:
1 350
Part Number:
M25P64-VMF6P-6JBS
Manufacturer:
ST
0
Part Number:
M25P64-VMF6P/XDY7S6JBS99-6E
Manufacturer:
ST
0
Part Number:
M25P64-VMF6PG
Manufacturer:
ST
0
M25P64
Hold Condition
The Hold (HOLD) signal is used to pause any se-
rial communications with the device without reset-
ting the clocking sequence. However, taking this
signal Low does not terminate any Write Status
Register, Program or Erase cycle that is currently
in progress.
To enter the Hold condition, the device must be
selected, with Chip Select (S) Low.
The Hold condition starts on the falling edge of the
Hold (HOLD) signal, provided that this coincides
with Serial Clock (C) being Low (as shown in
ure
The Hold condition ends on the rising edge of the
Hold (HOLD) signal, provided that this coincides
with Serial Clock (C) being Low.
If the falling edge does not coincide with Serial
Clock (C) being Low, the Hold condition starts af-
ter Serial Clock (C) next goes Low. Similarly, if the
Figure 7. Hold Condition Activation
10/38
7.).
HOLD
C
(standard use)
Condition
Hold
Fig-
rising edge does not coincide with Serial Clock (C)
being Low, the Hold condition ends after Serial
Clock (C) next goes Low. (This is shown in
7.).
During the Hold condition, the Serial Data Output
(Q) is high impedance, and Serial Data Input (D)
and Serial Clock (C) are Don’t Care.
Normally, the device is kept selected, with Chip
Select (S) driven Low, for the whole duration of the
Hold condition. This is to ensure that the state of
the internal logic remains unchanged from the mo-
ment of entering the Hold condition.
If Chip Select (S) goes High while the device is in
the Hold condition, this has the effect of resetting
the internal logic of the device. To restart commu-
nication with the device, it is necessary to drive
Hold (HOLD) High, and then to drive Chip Select
(S) Low. This prevents the device from going back
to the Hold condition.
(non-standard use)
Condition
Hold
AI02029D
Figure

Related parts for M25P64-VMF6P