MC68EN360ZQ25VL Freescale Semiconductor, MC68EN360ZQ25VL Datasheet - Page 519

IC MPU QUICC 32BIT 357-PBGA

MC68EN360ZQ25VL

Manufacturer Part Number
MC68EN360ZQ25VL
Description
IC MPU QUICC 32BIT 357-PBGA
Manufacturer
Freescale Semiconductor

Specifications of MC68EN360ZQ25VL

Processor Type
M683xx 32-Bit
Speed
25MHz
Voltage
3.3V
Mounting Type
Surface Mount
Package / Case
357-PBGA
Family Name
M68xxx
Device Core
ColdFire
Device Core Size
32b
Frequency (max)
25MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
3V
Operating Supply Voltage (max)
3.3V
Operating Supply Voltage (min)
2.7V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
357
Package Type
BGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Features
-
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC68EN360ZQ25VL
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
7.10.18.2.4 Using the TSA. Sometimes HDLC bus may be used in a configuration that has
a local HDLC bus, and a TDM transmission line that is not an HDLC bus. Figure 7-60 shows
such a case. The local HDLC bus controllers all communicate over time slots; however,
more than one HDLC bus controller is assigned to a given time slot, and the HDLC bus pro-
tocol is used to control access during that time slot.
Once again, the local HDLC controllers do not communicate with each other, only with the
transmission line. If the SCC is configured to operate using the TSA of the SI, then the data
will be received and transmitted using the L1TXDx and L1RXDx pins. The collision sensing
TX
RX
NOTES:
1. All Tx pins of slave devices should be configured to open-drain in the port C parallel I/O port.
2. The TSA in the SI of each station is used to configure the desired time slot.
3. The choice of the number of stations to share a time slot is user-defined. It is two in this example.
TCLK
CTS
RTS
Figure 7-60. HDLC Bus TSA Transmission Line Configuration
TXD
DRIVER
LINE
Freescale Semiconductor, Inc.
For More Information On This Product,
CONTROLLER
HDLC BUS
Figure 7-59. Delayed RTS Mode
1ST BIT
STATIONS SHARE TIME SLOT N
A
CTS
MC68360 USER’S MANUAL
Go to: www.freescale.com
2ND BIT
CONTROLLER
HDLC BUS
B
CTS
COLLISION
3RD BIT
LOCAL HDLC BUS
Serial Communication Controllers (SCCs)
CONTROLLER
HDLC BUS
STATIONS SHARE TIME SLOT M
C
CTS
RTS ACTIVE FOR ONLY
2 BIT TIMES
CONTROLLER
HDLC BUS
D
CTS
R
+5

Related parts for MC68EN360ZQ25VL