KU80960CA25 Intel, KU80960CA25 Datasheet - Page 14

IC MPU I960CA 5V 25MHZ 196QFP

KU80960CA25

Manufacturer Part Number
KU80960CA25
Description
IC MPU I960CA 5V 25MHZ 196QFP
Manufacturer
Intel
Datasheet

Specifications of KU80960CA25

Rohs Status
RoHS non-compliant
Processor Type
i960
Features
CA suffix, 32-Bit with DMA
Speed
25MHz
Voltage
5V
Mounting Type
Surface Mount
Package / Case
196-QFP
Family Name
i960
Device Core Size
32b
Frequency (max)
25MHz
Instruction Set Architecture
RISC
Supply Voltage 1 (typ)
5V
Operating Supply Voltage (max)
5.5V
Operating Supply Voltage (min)
4.5V
Operating Temp Range
0C to 100C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
196
Package Type
PQFP
Lead Free Status / Rohs Status
Not Compliant
Other names
802900

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
KU80960CA25
Manufacturer:
INTEL
Quantity:
152
Part Number:
KU80960CA25
Manufacturer:
Intel
Quantity:
10 000
Part Number:
KU80960CA25
Manufacturer:
INTEL
Quantity:
135
80960CA-33, -25, -16
10
DREQ3:0
DACK3:0
EOP/TC3:0
XINT7:0
NMI
Name
Table 5. 80960CA Pin Description — DMA and Interrupt Unit Control Signals
H(Z/Q)
A(E/L)
Type
H(Z)
R(Z)
H(1)
R(1)
R(Z)
H(Z)
R(Z)
A(E)
H(Z)
R(Z)
A(L)
A(L)
I/O
O
S
I
I
I
DMA REQUEST causes a DMA transfer to be requested. Each of the four signals
requests a transfer on a single channel. DREQ0 requests channel 0, DREQ1
requests channel 1, etc. When two or more channels are requested simulta-
neously, the channel with the highest priority is serviced first. The channel priority
mode is programmable.
DMA ACKNOWLEDGE indicates that a DMA transfer is being executed. Each of
the four signals acknowledges a transfer for a single channel. DACK0 acknowl-
edges channel 0, DACK1 acknowledges channel 1, etc. DACK3:0 are asserted
when the requesting device of a DMA is accessed.
END OF PROCESS/TERMINAL COUNT can be programmed as either an input
(EOP3:0) or as an output (TC3:0), but not both. Each pin is individually program-
mable. When programmed as an input, EOPx causes the termination of a current
DMA transfer for the channel corresponding to the EOPx pin. EOP0 corresponds
to channel 0, EOP1 corresponds to channel 1, etc. When a channel is configured
for source and destination chaining, the EOP pin for that channel causes
termination of only the current buffer transferred and causes the next buffer to be
transferred. EOP3:0 are asynchronous inputs.
When programmed as an output, the channel’s TCx pin indicates that the channel
byte count has reached 0 and a DMA has terminated. TCx is driven with the same
timing as DACKx during the last DMA transfer for a buffer. If the last bus request is
executed as multiple bus accesses, TCx will stay asserted for the entire bus
request.
EXTERNAL INTERRUPT PINS cause interrupts to be requested. These pins can
be configured in three modes:
Dedicated Mode:
Expanded Mode:
Mixed Mode:
NON-MASKABLE INTERRUPT causes a non-maskable interrupt event to occur.
NMI is the highest priority interrupt recognized. NMI is an edge (falling) activated
source.
each pin is a dedicated external interrupt source. Dedicated
inputs can be individually programmed to be level (low) or
edge (falling) activated.
the eight pins act together as an 8-bit vectored interrupt
source. The interrupt pins in this mode are level activat-
ed.Since the interrupt pins are active low, the vector number
requested is the one’s complement of the positive logic
value place on the port. This eliminates glue logic to
interface to combinational priority encoders which output
negative logic.
XINT7:5 are dedicated sources and XINT4:0 act as the five
most significant bits of an expanded mode vector. The least
significant bits are set to 010 internally.
Description

Related parts for KU80960CA25