EP1AGX90EF1152I6 Altera, EP1AGX90EF1152I6 Datasheet - Page 154

IC ARRIA GX FPGA 90K 1152FBGA

EP1AGX90EF1152I6

Manufacturer Part Number
EP1AGX90EF1152I6
Description
IC ARRIA GX FPGA 90K 1152FBGA
Manufacturer
Altera
Series
Arria GXr
Datasheet

Specifications of EP1AGX90EF1152I6

Number Of Logic Elements/cells
90220
Number Of Labs/clbs
4511
Total Ram Bits
4477824
Number Of I /o
538
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
1152-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1AGX90EF1152I6
Manufacturer:
ALTERA
Quantity:
8 831
Part Number:
EP1AGX90EF1152I6
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EP1AGX90EF1152I6
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1AGX90EF1152I6
Manufacturer:
ALTERA
0
Part Number:
EP1AGX90EF1152I6N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1AGX90EF1152I6N
Manufacturer:
ALTERA
0
4–32
Typical Design Performance
User I/O Pin Timing
Arria GX Device Handbook, Volume 1
Table 4–47. Default Loading of Different I/O Standards for Arria GX Devices (Part 2 of 2)
The following section describes the typical design performance for the Arria GX
device family.
Table 4–48
buffer t
non-PLL global clock (GCLK) and a PLL driven global clock (GCLK-PLL). For t
and t
to the GCLK/GCLK-PLL values for the device.
EP1AGX20 I/O Timing Parameters
Table 4–48
EP1AGX20 devices for I/O standards which support general purpose I/O pins.
Table 4–48
Arria GX devices.
1.8 V
1.5 V
PCI
PCI-X
SSTL-2 Class I
SSTL-2 Class II
SSTL-18 Class I
SSTL-18 Class II
1.5-V HSTL Class I
1.5-V HSTL Class II
1.8-V HSTL Class I
1.8-V HSTL Class II
Differential SSTL-2 Class I
Differential SSTL-2 Class II
Differential SSTL-18 Class I
Differential SSTL-18 Class II
1.5-V differential HSTL Class I
1.5-V differential HSTL Class II
1.8-V differential HSTL Class I
1.8-V differential HSTL Class II
LVDS
CO
SU
using regional clock, add the value from the adder tables listed for each device
, t
through
through
describes the row pin delay adders when using the regional clock in
H
I/O Standard
, and t
CO
Table 4–77
Table 4–51
are reported for the cases when I/O clock is driven by a
show user I/O pin timing for Arria GX devices. I/O
show the maximum I/O timing parameters for
Capacitive Load
10
10
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Chapter 4: DC and Switching Characteristics
© December 2009 Altera Corporation
Typical Design Performance
Units
pF
pF
pF
pF
pF
pF
pF
pF
pF
pF
pF
pF
pF
pF
pF
pF
pF
pF
pF
pF
pF
SU
, t
H
,

Related parts for EP1AGX90EF1152I6