EP3C40F780I7 Altera, EP3C40F780I7 Datasheet - Page 50

IC CYCLONE III FPGA 40K 780 FBGA

EP3C40F780I7

Manufacturer Part Number
EP3C40F780I7
Description
IC CYCLONE III FPGA 40K 780 FBGA
Manufacturer
Altera
Series
Cyclone® IIIr

Specifications of EP3C40F780I7

Number Of Logic Elements/cells
39600
Number Of Labs/clbs
2475
Total Ram Bits
1161216
Number Of I /o
535
Voltage - Supply
1.15 V ~ 1.25 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
780-FBGA
Family Name
Cyclone III
Number Of Logic Blocks/elements
39600
# I/os (max)
535
Frequency (max)
437.5MHz
Process Technology
65nm
Operating Supply Voltage (typ)
1.2V
Logic Cells
39600
Ram Bits
1161216
Operating Supply Voltage (min)
1.15V
Operating Supply Voltage (max)
1.25V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
780
Package Type
FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP3C40F780I7
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP3C40F780I7
Manufacturer:
ALTERA
0
Part Number:
EP3C40F780I7N
Manufacturer:
MINGTEK
Quantity:
2 300
Part Number:
EP3C40F780I7N
Manufacturer:
ALTERA20
Quantity:
576
Part Number:
EP3C40F780I7N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP3C40F780I7N
Manufacturer:
ALTERA
0
Part Number:
EP3C40F780I7N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP3C40F780I7N
0
3–14
Figure 3–13. Cyclone III Device Family Shift Register Mode Configuration
ROM Mode
FIFO Buffer Mode
Cyclone III Device Handbook, Volume 1
f
w × m × n Shift Register
W
W
W
W
Figure 3–13
register mode.
Cyclone III device family M9K memory blocks support ROM mode. A .mif initializes
the ROM contents of these blocks. The address lines of the ROM are registered. The
outputs can be registered or unregistered. The ROM read operation is identical to the
read operation in the single-port RAM configuration.
Cyclone III device family M9K memory blocks support single-clock or dual-clock
FIFO buffers. Dual clock FIFO buffers are useful when transferring data from one
clock domain to another clock domain. Cyclone III device family M9K memory blocks
do not support simultaneous read and write from an empty FIFO buffer.
For more information about FIFO buffers, refer to the
Megafunction User
m-Bit Shift Register
m-Bit Shift Register
m-Bit Shift Register
m-Bit Shift Register
shows the Cyclone III device family M9K memory block in the shift
Guide.
Chapter 3: Memory Blocks in the Cyclone III Device Family
W
W
W
W
Single- and Dual-Clock FIFO
© December 2009 Altera Corporation
n Number of Taps
Memory Modes

Related parts for EP3C40F780I7