EP4CE55F29C8LN Altera, EP4CE55F29C8LN Datasheet - Page 49

no-image

EP4CE55F29C8LN

Manufacturer Part Number
EP4CE55F29C8LN
Description
IC CYCLONE IV FPGA 55K 780FBGA
Manufacturer
Altera
Series
CYCLONE® IV Er

Specifications of EP4CE55F29C8LN

Number Of Logic Elements/cells
55856
Number Of Labs/clbs
3491
Total Ram Bits
2340000
Number Of I /o
374
Voltage - Supply
0.97 V ~ 1.03 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
780-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP4CE55F29C8LN
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP4CE55F29C8LN
Manufacturer:
ALTERA
0
Chapter 3: Memory Blocks in Cyclone IV Devices
Memory Modes
Figure 3–12. Cyclone IV Devices Shift Register Mode Configuration
ROM Mode
FIFO Buffer Mode
© November 2009 Altera Corporation
f
w × m × n Shift Register
W
W
W
W
Figure 3–12
Cyclone IV devices M9K memory blocks support ROM mode. A .mif initializes the
ROM contents of these blocks. The address lines of the ROM are registered. The
outputs can be registered or unregistered. The ROM read operation is identical to the
read operation in the single-port RAM configuration.
Cyclone IV devices M9K memory blocks support single-clock or dual-clock FIFO
buffers. Dual clock FIFO buffers are useful when transferring data from one clock
domain to another clock domain. Cyclone IV devices M9K memory blocks do not
support simultaneous read and write from an empty FIFO buffer.
For more information about FIFO buffers, refer to the
Megafunction User
m-Bit Shift Register
m-Bit Shift Register
m-Bit Shift Register
m-Bit Shift Register
shows the Cyclone IV devices M9K memory block in shift register mode.
Guide.
W
W
W
W
Single- and Dual-Clock FIFO
Cyclone IV Device Handbook, Volume 1
n Number of Taps
3–13

Related parts for EP4CE55F29C8LN