EP1K100QI208-2N Altera, EP1K100QI208-2N Datasheet - Page 56

IC ACEX 1K FPGA 100K 208-PQFP

EP1K100QI208-2N

Manufacturer Part Number
EP1K100QI208-2N
Description
IC ACEX 1K FPGA 100K 208-PQFP
Manufacturer
Altera
Series
ACEX-1K®r
Datasheet

Specifications of EP1K100QI208-2N

Number Of Logic Elements/cells
4992
Number Of Labs/clbs
624
Total Ram Bits
49152
Number Of I /o
147
Number Of Gates
257000
Voltage - Supply
2.375 V ~ 2.625 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
208-MQFP, 208-PQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
544-1826
EP1K100QI208-2N

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1K100QI208-2N
Manufacturer:
ON
Quantity:
34 000
Part Number:
EP1K100QI208-2N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1K100QI208-2N
Manufacturer:
ALTERA
Quantity:
6 000
Part Number:
EP1K100QI208-2N
Manufacturer:
ALTERA
Quantity:
6 000
Part Number:
EP1K100QI208-2N
Manufacturer:
ALTERA
Quantity:
6 000
Part Number:
EP1K100QI208-2N
Manufacturer:
Altera
Quantity:
22
Part Number:
EP1K100QI208-2N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
ACEX 1K Programmable Logic Device Family Data Sheet
56
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
EABDATA1
EABDATA2
EABWE1
EABWE2
EABRE1
EABRE2
EABCLK
EABCO
EABBYPASS
EABSU
EABH
EABCLR
AA
WP
RP
WDSU
WDH
WASU
WAH
RASU
RAH
WO
DD
EABOUT
EABCH
EABCL
Table 24. EAB Timing Microparameters
Symbol
Data or address delay to EAB for combinatorial input
Data or address delay to EAB for registered input
Write enable delay to EAB for combinatorial input
Write enable delay to EAB for registered input
Read enable delay to EAB for combinatorial input
Read enable delay to EAB for registered input
EAB register clock delay
EAB register clock-to-output delay
Bypass register delay
EAB register setup time before clock
EAB register hold time after clock
EAB register asynchronous clear time to output delay
Address access delay (including the read enable to output delay)
Write pulse width
Read pulse width
Data setup time before falling edge of write pulse
Data hold time after falling edge of write pulse
Address setup time before rising edge of write pulse
Address hold time after falling edge of write pulse
Address setup time before rising edge of read pulse
Address hold time after falling edge of read pulse
Write enable to data output valid delay
Data-in to data-out valid delay
Data-out delay
Clock high time
Clock low time
Note (1)
Parameter
Altera Corporation
(5)
(5)
(5)
(5)
Conditions

Related parts for EP1K100QI208-2N