EP1K100QI208-2N Altera, EP1K100QI208-2N Datasheet - Page 2

IC ACEX 1K FPGA 100K 208-PQFP

EP1K100QI208-2N

Manufacturer Part Number
EP1K100QI208-2N
Description
IC ACEX 1K FPGA 100K 208-PQFP
Manufacturer
Altera
Series
ACEX-1K®r
Datasheet

Specifications of EP1K100QI208-2N

Number Of Logic Elements/cells
4992
Number Of Labs/clbs
624
Total Ram Bits
49152
Number Of I /o
147
Number Of Gates
257000
Voltage - Supply
2.375 V ~ 2.625 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
208-MQFP, 208-PQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
544-1826
EP1K100QI208-2N

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1K100QI208-2N
Manufacturer:
ON
Quantity:
34 000
Part Number:
EP1K100QI208-2N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1K100QI208-2N
Manufacturer:
ALTERA
Quantity:
6 000
Part Number:
EP1K100QI208-2N
Manufacturer:
ALTERA
Quantity:
6 000
Part Number:
EP1K100QI208-2N
Manufacturer:
ALTERA
Quantity:
6 000
Part Number:
EP1K100QI208-2N
Manufacturer:
Altera
Quantity:
22
Part Number:
EP1K100QI208-2N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
ACEX 1K Programmable Logic Device Family Data Sheet
...and More
Features
2
Flexible interconnect
Powerful I/O pins
-1 speed grade devices are compliant with PCI Local Bus
Specification, Revision 2.2 for 5.0-V operation
Built-in Joint Test Action Group (JTAG) boundary-scan test
(BST) circuitry compliant with IEEE Std. 1149.1-1990, available
without consuming additional device logic.
Operate with a 2.5-V internal supply voltage
In-circuit reconfigurability (ICR) via external configuration
devices, intelligent controller, or JTAG port
ClockLock
clock skew, and clock multiplication
Built-in, low-skew clock distribution trees
100% functional testing of all devices; test vectors or scan chains
are not required
Pull-up on I/O pins before and during configuration
FastTrack
predictable interconnect delays
Dedicated carry chain that implements arithmetic functions such
as fast adders, counters, and comparators (automatically used by
software tools and megafunctions)
Dedicated cascade chain that implements high-speed,
high-fan-in logic functions (automatically used by software tools
and megafunctions)
Tri-state emulation that implements internal tri-state buses
Up to six global clock signals and four global clear signals
Individual tri-state output enable control for each pin
Open-drain option on each I/O pin
Programmable output slew-rate control to reduce switching
noise
Clamp to V
Supports hot-socketing
®
TM
Interconnect continuous routing structure for fast,
CCIO
and ClockBoost
user-selectable on a pin-by-pin basis
TM
options for reduced clock delay,
Altera Corporation

Related parts for EP1K100QI208-2N