EP1K100QI208-2N Altera, EP1K100QI208-2N Datasheet - Page 55

IC ACEX 1K FPGA 100K 208-PQFP

EP1K100QI208-2N

Manufacturer Part Number
EP1K100QI208-2N
Description
IC ACEX 1K FPGA 100K 208-PQFP
Manufacturer
Altera
Series
ACEX-1K®r
Datasheet

Specifications of EP1K100QI208-2N

Number Of Logic Elements/cells
4992
Number Of Labs/clbs
624
Total Ram Bits
49152
Number Of I /o
147
Number Of Gates
257000
Voltage - Supply
2.375 V ~ 2.625 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
208-MQFP, 208-PQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
544-1826
EP1K100QI208-2N

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1K100QI208-2N
Manufacturer:
ON
Quantity:
34 000
Part Number:
EP1K100QI208-2N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1K100QI208-2N
Manufacturer:
ALTERA
Quantity:
6 000
Part Number:
EP1K100QI208-2N
Manufacturer:
ALTERA
Quantity:
6 000
Part Number:
EP1K100QI208-2N
Manufacturer:
ALTERA
Quantity:
6 000
Part Number:
EP1K100QI208-2N
Manufacturer:
Altera
Quantity:
22
Part Number:
EP1K100QI208-2N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Altera Corporation
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
CASC
C
CO
COMB
SU
H
PRE
CLR
CH
CL
IOD
IOC
IOCO
IOCOMB
IOSU
IOH
IOCLR
OD1
OD2
OD3
XZ
ZX1
ZX2
ZX3
INREG
IOFD
INCOMB
Table 22. LE Timing Microparameters (Part 2 of 2)
Table 23. IOE Timing Microparameters
Symbol
Symbol
Cascade-in to cascade-out delay
LE register control signal delay
LE register clock-to-output delay
Combinatorial delay
LE register setup time for data and enable signals before clock; LE register
recovery time after asynchronous clear, preset, or load
LE register hold time for data and enable signals after clock
LE register preset delay
LE register clear delay
Minimum clock high time from clock pin
Minimum clock low time from clock pin
IOE data delay
IOE register control signal delay
IOE register clock-to-output delay
IOE combinatorial delay
IOE register setup time for data and enable signals before clock; IOE register
recovery time after asynchronous clear
IOE register hold time for data and enable signals after clock
IOE register clear time
Output buffer and pad delay, slow slew rate = off, V
Output buffer and pad delay, slow slew rate = off, V
Output buffer and pad delay, slow slew rate = on
IOE output buffer disable delay
IOE output buffer enable delay, slow slew rate = off, V
IOE output buffer enable delay, slow slew rate = off, V
IOE output buffer enable delay, slow slew rate = on
IOE input pad and buffer to IOE register delay
IOE register feedback delay
IOE input pad and buffer to FastTrack Interconnect delay
Note (1)
Parameter
Parameter
ACEX 1K Programmable Logic Device Family Data Sheet
Note (1)
CCIO
CCIO
CCIO
CCIO
= 3.3 V
= 2.5 V
= 3.3 V
= 2.5 V
C1 = 35 pF
C1 = 35 pF
C1 = 35 pF
C1 = 35 pF
C1 = 35 pF
C1 = 35 pF
Conditions
Conditions
(2)
(3)
(4)
(2)
(3)
(4)
55
13

Related parts for EP1K100QI208-2N