MSC8126TVT6400 Freescale Semiconductor, MSC8126TVT6400 Datasheet - Page 19

IC DSP QUAD 16B 400MHZ 431FCPBGA

MSC8126TVT6400

Manufacturer Part Number
MSC8126TVT6400
Description
IC DSP QUAD 16B 400MHZ 431FCPBGA
Manufacturer
Freescale Semiconductor
Series
MSC81xx StarCorer
Type
SC140 Corer
Datasheet

Specifications of MSC8126TVT6400

Interface
DSI, Ethernet, RS-232
Clock Rate
400MHz
Non-volatile Memory
External
On-chip Ram
1.436MB
Voltage - I/o
3.30V
Voltage - Core
1.20V
Operating Temperature
-40°C ~ 105°C
Mounting Type
Surface Mount
Package / Case
431-FCPBGA
Device Core Size
16b
Clock Freq (max)
400MHz
Mips
400
Device Input Clock Speed
400MHz
Operating Supply Voltage (typ)
1.1/1.1/1.2/1.2/3.3V
Operating Temp Range
-40C to 105C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
431
Package Type
FCBGA
For Use With
MSC8126ADSE - KIT ADVANCED DEV SYSTEM 8126
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MSC8126TVT6400
Manufacturer:
Freescale Semiconductor
Quantity:
135
Part Number:
MSC8126TVT6400
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
2.5.4
The MSC8126 has several inputs to the reset logic:
All MSC8126 reset sources are fed into the reset controller, which takes different actions depending on the source of the reset.
The reset status register indicates the most recent sources to cause a reset. Table 10 describes the reset sources.
Table 11 summarizes the reset actions that occur as a result of the different reset sources.
Freescale Semiconductor
Power-on reset
(PORESET)
External hard
reset (HRESET)
External soft reset
(SRESET)
Software
watchdog reset
Bus monitor reset
Host reset
command through
the TAP
Phase jitter between BCLK and CLKIN
CLKIN frequency
CLKIN slope
PLL input clock (after predivider)
PLL output frequency (VCO output)
CLKOUT frequency jitter
CLKOUT phase jitter
Notes:
400 MHz core
500 MHz core
Name
Power-on reset (
External hard reset (
External soft reset (
Software watchdog reset
Bus monitor reset
Host reset command through JTAG
1.
2.
Reset Timing
Peak-to-peak.
Not tested. Guaranteed by design.
1
with CLKIN phase jitter of ±100 ps
Input/ Output
Input/ Output
Direction
1
Internal
Internal
Internal
Input
PORESET
Characteristic
SRESET
HRESET
MSC8126 Quad Digital Signal Processor Data Sheet, Rev. 15
)
Initiates the power-on reset flow that resets the MSC8126 and configures various attributes of the
MSC8126. On PORESET, the entire MSC8126 device is reset. SPLL states is reset, HRESET and
SRESET are driven, the SC140 extended cores are reset, and system configuration is sampled. The
clock mode (MODCK bits), reset configuration mode, boot mode, Chip ID, and use of either a DSI 64
bits port or a System Bus 64 bits port are configured only when PORESET is asserted.
Initiates the hard reset flow that configures various attributes of the MSC8126. While HRESET is
asserted, SRESET is also asserted. HRESET is an open-drain pin. Upon hard reset, HRESET and
SRESET are driven, the SC140 extended cores are reset, and system configuration is sampled. The
most configurable features are reconfigured. These features are defined in the 32-bit hard reset
configuration word described in Hard Reset Configuration Word section of the Reset chapter in the
MSC8126 Reference Manual.
Initiates the soft reset flow. The MSC8126 detects an external assertion of SRESET only if it occurs
while the MSC8126 is not asserting reset. SRESET is an open-drain pin. Upon soft reset, SRESET is
driven, the SC140 extended cores are reset, and system configuration is maintained.
When the MSC8126 watchdog count reaches zero, a software watchdog reset is signalled. The
enabled software watchdog event then generates an internal hard reset sequence.
When the MSC8126 bus monitor count reaches zero, a bus monitor hard reset is asserted. The
enabled bus monitor event then generates an internal hard reset sequence.
When a host reset command is written through the Test Access Port (TAP), the TAP logic asserts the
soft reset signal and an internal soft reset sequence is generated.
)
)
Table 9. System Clock Parameters
Table 10. Reset Sources
Description
Min
800
20
20
see Table 8
Max
1600
2000
100
200
500
0.3
3
Electrical Characteristics
Unit
MHz
MHz
MHz
MHz
MHz
ns
ns
ps
ps
19

Related parts for MSC8126TVT6400