EPM570GT100C5N Altera, EPM570GT100C5N Datasheet - Page 14

IC MAX II CPLD 570 LE 100-TQFP

EPM570GT100C5N

Manufacturer Part Number
EPM570GT100C5N
Description
IC MAX II CPLD 570 LE 100-TQFP
Manufacturer
Altera
Series
MAX® IIr
Datasheets

Specifications of EPM570GT100C5N

Programmable Type
In System Programmable
Delay Time Tpd(1) Max
5.4ns
Voltage Supply - Internal
1.71 V ~ 1.89 V
Number Of Logic Elements/blocks
570
Number Of Macrocells
440
Number Of I /o
76
Operating Temperature
0°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
100-TQFP, 100-VQFP
Voltage
1.8V
Memory Type
FLASH
Number Of Logic Elements/cells
570
Family Name
MAX II
# Macrocells
440
Frequency (max)
1.8797GHz
Propagation Delay Time
8.7ns
Number Of Logic Blocks/elements
57
# I/os (max)
76
Operating Supply Voltage (typ)
1.8V
In System Programmable
Yes
Operating Supply Voltage (min)
1.71V
Operating Supply Voltage (max)
1.89V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
100
Package Type
TQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Compliant
Other names
544-1405
EPM570GT100C5N

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EPM570GT100C5N
Quantity:
5 530
Part Number:
EPM570GT100C5N
Manufacturer:
INTEL
Quantity:
1 235
Part Number:
EPM570GT100C5N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EPM570GT100C5N
Manufacturer:
ALTERA
0
2–6
Figure 2–5. LAB-Wide Control Signals
Logic Elements
MAX II Device Handbook
Dedicated
LAB Column
Clocks
Local
Interconnect
Local
Interconnect
Local
Interconnect
Local
Interconnect
Local
Interconnect
Local
Interconnect
The smallest unit of logic in the MAX II architecture, the LE, is compact and provides
advanced features with efficient logic utilization. Each LE contains a four-input LUT,
which is a function generator that can implement any function of four variables. In
addition, each LE contains a programmable register and carry chain with carry-select
capability. A single LE also supports dynamic single-bit addition or subtraction mode
selectable by an LAB-wide control signal. Each LE drives all types of interconnects:
local, row, column, LUT chain, register chain, and DirectLink interconnects. See
Figure
2–6.
4
labclk1
labclkena1
labclk2
labclkena2
asyncload
or labpre
syncload
labclr1
© October 2008 Altera Corporation
Chapter 2: MAX II Architecture
labclr2
synclr
Logic Elements
addnsub

Related parts for EPM570GT100C5N