M25PX16-VMW6G Micron Technology Inc, M25PX16-VMW6G Datasheet - Page 39

no-image

M25PX16-VMW6G

Manufacturer Part Number
M25PX16-VMW6G
Description
Manufacturer
Micron Technology Inc
Datasheet

Specifications of M25PX16-VMW6G

Cell Type
NOR
Density
16Mb
Access Time (max)
8ns
Interface Type
Serial (SPI)
Boot Type
Not Required
Address Bus
1b
Operating Supply Voltage (typ)
2.5/3.3V
Operating Temp Range
-40C to 85C
Package Type
SO W
Sync/async
Synchronous
Operating Temperature Classification
Industrial
Operating Supply Voltage (min)
2.3V
Operating Supply Voltage (max)
3.6V
Word Size
8b
Number Of Words
2M
Supply Current
12mA
Mounting
Surface Mount
Pin Count
8
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M25PX16-VMW6G
Manufacturer:
ST
0
Part Number:
M25PX16-VMW6G
Manufacturer:
ST
Quantity:
20 000
6.14
Figure 21. How to permanently lock the 64 OTP bytes
Write to Lock Register (WRLR)
The Write to Lock Register (WRLR) instruction allows bits to be changed in the Lock
Registers. Before it can be accepted, a Write Enable (WREN) instruction must previously
have been executed. After the Write Enable (WREN) instruction has been decoded, the
device sets the Write Enable Latch (WEL).
The Write to Lock Register (WRLR) instruction is entered by driving Chip Select (S) Low,
followed by the instruction code, three address bytes (pointing to any address in the
targeted sector and one data byte on Serial Data input (DQ0). The instruction sequence is
shown in
has been latched in, otherwise the Write to Lock Register (WRLR) instruction is not
executed.
Lock Register bits are volatile, and therefore do not require time to be written. When the
Write to Lock Register (WRLR) instruction has been successfully executed, the Write
Enable Latch (WEL) bit is reset after a delay time less than t
Any Write to Lock Register (WRLR) instruction, while an Erase, Program or Write cycle is in
progress, is rejected without having any effects on the cycle that is in progress.
Figure 22. Write to Lock Register (WRLR) instruction sequence
Byte
S
C
DQ0
0
Byte
1
Figure
Byte
2
0
1
22. Chip Select (S) must be driven High after the eighth bit of the data byte
2
Instruction
3
4
5
6
64 data bytes
7
MSB
23
8
Bit 4 to bit 7 are NOT
22 21
X
9 10
programmable
24-Bit Address
X
X
3
28 29 30 31 32 33 34 35
2
X
1
bit 3 bit 2 bit 1 bit 0
0
MSB
7
SHSL
6
Lock Register
5
minimum value.
4
In
OTP Control byte
When bits 3, 2, 1, and 0 = 0,
the 64 OTP bytes become
READ only
Byte
3
36 37 38
63
2
ai13587
Byte
64
1
0
39
AI13740
39/65

Related parts for M25PX16-VMW6G