MT48H32M16LFCJ-75 Micron Technology Inc, MT48H32M16LFCJ-75 Datasheet - Page 40

no-image

MT48H32M16LFCJ-75

Manufacturer Part Number
MT48H32M16LFCJ-75
Description
Manufacturer
Micron Technology Inc
Type
SDRAMr
Datasheet

Specifications of MT48H32M16LFCJ-75

Organization
32Mx16
Density
512Mb
Address Bus
15b
Access Time (max)
9/6ns
Maximum Clock Rate
133MHz
Operating Supply Voltage (typ)
1.8V
Package Type
VFBGA
Operating Temp Range
0C to 70C
Operating Supply Voltage (max)
1.95V
Operating Supply Voltage (min)
1.7V
Supply Current
90mA
Pin Count
54
Mounting
Surface Mount
Operating Temperature Classification
Commercial
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT48H32M16LFCJ-75
Manufacturer:
MICRON
Quantity:
6 000
Part Number:
MT48H32M16LFCJ-75 ES:A
Manufacturer:
MICRON
Quantity:
4 000
Part Number:
MT48H32M16LFCJ-75 L IT:A
Manufacturer:
MICRON
Quantity:
4 000
Part Number:
MT48H32M16LFCJ-75 L IT:A TR
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
MT48H32M16LFCJ-75:A TR
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
MT48H32M16LFCJ-75IT
Manufacturer:
MICRON
Quantity:
6 000
Part Number:
MT48H32M16LFCJ-75L
Manufacturer:
MICRON
Quantity:
6 000
WRITE with Auto Precharge
Figure 33:
Figure 34:
PDF: 09005aef81ca5de4/Source: 09005aef81ca5e03
MT48H32M16LF_1.fm - Rev. J 2/08 EN
WRITE With Auto Precharge Interrupted by a READ
WRITE With Auto Precharge Interrupted by a WRITE
Notes:
Notes:
Internal
States
Internal
States
1. Interrupted by a READ (with or without auto precharge): A READ to bank m will inter-
2. Interrupted by a WRITE (with or without auto precharge): A WRITE to bank m will
1. DQM is LOW.
1. DQM is LOW.
COMMAND
COMMAND
rupt a WRITE on bank n when registered, with the data-out appearing CL later. The
precharge to bank n will begin after
bank m is registered. The last valid WRITE to bank n will be data-in registered one
clock prior to the READ to bank m (Figure 33).
interrupt a WRITE on bank n when registered. The precharge to bank n will begin
after
valid data WRITE to bank n will be data registered one clock prior to a WRITE to bank
m (Figure 34).
ADDRESS
ADDRESS
BANK m
BANK m
BANK n
BANK n
CLK
CLK
DQ
DQ
t
WR is met, where
Page Active
Page Active
T0
T0
NOP
NOP
WRITE - AP
WRITE - AP
BANK n,
BANK n,
Page Active
Page Active
BANK n
BANK n
COL a
COL a
T1
D
T1
D
a
a
IN
IN
WRITE with Burst of 4
WRITE with Burst of 4
512Mb: 32 Meg x 16, 16 Meg x 32 Mobile SDRAM
t
WR begins when the WRITE to bank m is registered. The last
a + 1
a + 1
T2
T2
40
D
D
NOP
NOP
IN
IN
BANK m,
READ - AP
a + 2
T3
COL d
T3
BANK m
D
NOP
IN
Interrupt Burst, Write-Back
Micron Technology, Inc., reserves the right to change products or specifications without notice.
t
t
WR - BANK n
READ with Burst of 4
WR is met, where
BANK m,
WRITE - AP
COL d
BANK m
T4
T4
D
NOP
CL = 3 (bank m)
d
t
IN
Interrupt Burst, Write-Back
WR - BANK n
WRITE with Burst of 4
T5
T5
d + 1
NOP
NOP
D
IN
Precharge
t
RP - BANK n
t
WR begins when the READ to
T6
T6
d + 2
D
NOP
D
NOP
OUT
t RP - BANK n
©2005 Micron Technology, Inc. All rights reserved.
d
IN
Precharge
DON’T CARE
DON’T CARE
T7
T7
d + 3
D
d + 1
NOP
NOP
D
t WR - BANK m
OUT
t RP - BANK m
IN
Write-Back
Operations

Related parts for MT48H32M16LFCJ-75