STM32W108HBU6 STMicroelectronics, STM32W108HBU6 Datasheet - Page 99
STM32W108HBU6
Manufacturer Part Number
STM32W108HBU6
Description
Manufacturer
STMicroelectronics
Datasheet
1.STM32W108HBU6.pdf
(208 pages)
Specifications of STM32W108HBU6
Operating Temperature (min)
-40C
Operating Temperature (max)
85C
Processing Unit
Microprocessor
Operating Supply Voltage (min)
1.18V
Operating Supply Voltage (typ)
1.25V
Operating Supply Voltage (max)
1.32V
Package Type
VFQFPN EP
Pin Count
40
Mounting
Surface Mount
Rad Hardened
No
Lead Free Status / Rohs Status
Supplier Unconfirmed
Available stocks
Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
STM32W108HBU63
Manufacturer:
ST
Quantity:
201
Company:
Part Number:
STM32W108HBU64TR
Manufacturer:
TDK
Quantity:
30 000
STM32W108CB, STM32W108HB
9.13.3
9.13.4
31
15
31
15
Reserved
Reserved
30
14
30
14
Bits [12:0] SC_TXBEGA: DMA transmit buffer A start address.
Transmit DMA begin address register A (SCx_TXBEGA)
Address offset: 0xC810 (SC1_TXBEGA) and 0xC010 (SC2_TXBEGA)
Reset value:
Transmit DMA begin address register B (SCx_TXBEGB)
Address offset: 0xC818 (SC1_TXBEGB) and 0xC018 (SC2_TXBEGB)
Reset value:
Bit 6 This bit is set when DMA receive buffer A reads a byte with a parity error from the receive FIFO.
Bit 5 This bit is set when DMA receive buffer B was passed an overrun error from the receive FIFO.
Bit 4 This bit is set when DMA receive buffer A was passed an overrun error from the receive FIFO.
Bit 3 This bit is set when DMA transmit buffer B is active.
Bit 2 This bit is set when DMA transmit buffer A is active.
Bit 1 This bit is set when DMA receive buffer B is active.
Bit 0 This bit is set when DMA receive buffer A is active.
29
13
29
13
It is cleared the next time buffer A is loaded or when the receive DMA is reset. (SC1 in UART
mode only)
Neither receive buffer was capable of accepting any more bytes (unloaded), and the FIFO filled
up. Buffer B was the next buffer to load, and when it drained the FIFO the overrun error was
passed up to the DMA and flagged with this bit. Cleared the next time buffer B is loaded and
when the receive DMA is reset.
Neither receive buffer was capable of accepting any more bytes (unloaded), and the FIFO filled
up. Buffer A was the next buffer to load, and when it drained the FIFO the overrun error was
passed up to the DMA and flagged with this bit. Cleared the next time buffer A is loaded and
when the receive DMA is reset.
28
12
28
12
27
11
27
11
0x2000 0000
0x2000 0000
26
10
26
10
25
25
9
9
Doc ID 16252 Rev 7
24
24
8
8
Reserved
Reserved
23
23
7
7
SC_TXBEGA
SC_TXBEGB
22
22
6
6
rw
rw
21
21
5
5
20
20
4
4
19
19
3
3
Serial interfaces
18
18
2
2
17
17
1
1
99/208
16
16
0
0