AD7656YSTZ Analog Devices Inc, AD7656YSTZ Datasheet - Page 12

IC ADC 16BIT 6CH 250KSPS 64LQFP

AD7656YSTZ

Manufacturer Part Number
AD7656YSTZ
Description
IC ADC 16BIT 6CH 250KSPS 64LQFP
Manufacturer
Analog Devices Inc
Datasheet

Specifications of AD7656YSTZ

Data Interface
Serial, Parallel
Number Of Bits
16
Sampling Rate (per Second)
250k
Number Of Converters
6
Power Dissipation (max)
143mW
Voltage Supply Source
Analog and Digital, Dual ±
Operating Temperature
-40°C ~ 125°C
Mounting Type
Surface Mount
Package / Case
64-LQFP
Resolution (bits)
16bit
Sampling Rate
250kSPS
Input Channel Type
Single Ended
Supply Voltage Range - Digital
4.75V To 5.25V
Supply Current
26mA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
EVAL-AD7656-1EDZ - BOARD EVAL CONTROL AD7656-1EVAL-AD7656-1CBZ - BOARD EVAL FOR AD7656-1EVAL-AD7656CBZ - BOARD EVAL FOR AD7656
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD7656YSTZ
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
AD7656YSTZ
Manufacturer:
ADI
Quantity:
114
Part Number:
AD7656YSTZ-1
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
AD7656YSTZ-1
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7656YSTZ-1-RL
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
AD7656YSTZ-REEL
Manufacturer:
Analog Devices Inc
Quantity:
10 000
AD7656/AD7657/AD7658
Pin No.
19
20
63
18
51
61
17
16
15
14
13
12
11
10
Mnemonic
CS
RD
WR/REF
BUSY
REFIN/REFOUT
SER/PAR/SEL
DB0/SEL A
DB1/SEL B
DB2/SEL C
DB3/DCIN C
DB4/DCIN B
DB5/DCIN A
DB6/SCLK
DB7/HBEN/DCEN
EN/ DIS
Description
Chip Select. This active low logic input frames the data transfer. When both CS and RD are logic low
in parallel mode, the output bus is enabled and the conversion result is output on the parallel data
bus lines. When both CS and WR are logic low in parallel mode, DB[15:8] are used to write data to
the on-chip control register. In serial mode, the CS is used to frame the serial read transfer and clock
out the MSB of the serial output data.
Read Data. When both CS and RD are logic low in parallel mode, the output bus is enabled. In serial
mode, the RD line should be held low.
Write Data/Reference Enable/Disable. When H/S SEL pin is high and both CS and WR are logic low,
DB[15:8] are used to write data to the internal control register. When the H/S SEL pin is low, this pin
is used to enable or disable the internal reference. When H/S SEL = 0 and REF
reference is disabled and an external reference should be applied to the REFIN/REFOUT pin. When
H/S SEL = 0 and REF
decoupled. See the Reference Section.
BUSY Output. This pin transitions high when a conversion is started and remains high until the
conversion is complete and the conversion data is latched into the output data registers. A new
conversion should not be initiated on the AD7656/AD7657/AD7658 when the BUSY signal is high.
Reference Input/Output. The on-chip reference is available on this pin for use external to the
AD7656/AD7657/AD7658. Alternatively, the internal reference can be disabled and an external
reference can be applied to this input. See the Reference Section. When the internal reference is
enabled, this pin should be decoupled using at least a 10 μF decoupling capacitor.
Serial/Parallel Selection Input. When this pin is low, the parallel interface is selected. When this
pin is high, the serial interface mode is selected. In serial mode, DB[10:8] take on their DOUT[C:A]
function, DB[0:2] take on their DOUT select function, DB7 takes on its DCEN function. In serial mode,
DB15 and DB[13:11] should be tied to DGND.
Data Bit 0/Select DOUT A. When SER/PAR = 0, this pin acts as a three-state parallel digital output pin.
When SER/PAR = 1, this pin takes on its SEL A function; it is used to configure the serial interface. If
this pin is 1, the serial interface operates with one/two/three DOUT output pins and enables DOUT A
as a serial output. When operating in serial mode, this pin should always be = 1.
Data Bit 1/Select DOUT B. When SER/PAR = 0, this pin acts as a three-state parallel digital output pin.
When SER/PAR = 1, this pin takes on its SEL B function; it is used to configure the serial interface. If
this pin is 1, the serial interface operates with two/three DOUT output pins and enables DOUT B as a
serial output. If this pin is 0, the DOUT B is not enabled to operate as a serial data output pin and
only one DOUT output pin, DOUT A, is used. Unused serial DOUT pins should be left unconnected.
Data Bit 2/Select DOUT C. When SER/PAR = 0, this pin acts as a three-state parallel digital output pin.
When SER/PAR = 1, this pin takes on its SEL C function; it is used to configure the serial interface. If
this pin is 1, the serial interface operates with three DOUT output pins and enables DOUT C as a
serial output. If this pin is 0, the DOUT C is not enabled to operate as a serial data output pin.
Unused serial DOUT pins should be left unconnected.
Data Bit 3/Daisy-Chain Input C. When SER/PAR = 0, this pin acts as a three-state parallel digital
output pin. When SER/PAR = 1 and DCEN = 1, this pin acts as Daisy-Chain Input C. When operating
in serial mode but not in daisy-chain mode, this pin should be tied to DGND.
Data Bit 4/Daisy-Chain Input B. When SER/PAR = 0, this pin acts as a three-state parallel digital
output pin. When SER/PAR = 1 and DCEN = 1, this pin acts as Daisy-Chain Input B. When operating
in serial mode but not in daisy-chain mode, this pin should be tied to DGND.
Data Bit 5/Daisy-Chain Input A. When SER/PAR is low, this pin acts as a three-state parallel digital
output pin. When SER/PAR = 1 and DCEN = 1, this pin acts as Daisy-Chain Input A. When operating
in serial mode but not in daisy-chain mode, this pin should be tied to DGND.
Data Bit 6/Serial Clock. When SER/PAR = 0, this pin acts as a three-state parallel digital output pin. When
SER/PAR = 1, this pin takes on its SCLK input function; it is the read serial clock for the serial transfer.
Data Bit 7/High Byte Enable/Daisy-Chain Enable. When operating in parallel word mode
(SER/PAR = 0 and W/B = 0), this pin takes on its Data Bit 7 function. When operating in parallel
byte mode (SER/PAR = 0 and W/B = 1), this pin takes on its HBEN function. When in this mode and
the HBEN pin is logic high, the data is output MSB byte first on DB[15:8]. When the HBEN pin is
logic low, the data is output LSB byte first on DB[15:8]. When operating in serial mode (SER/PAR = 1),
this pin takes on its DCEN function. When the DCEN pin is logic high, the parts operate in daisy-
chain mode with DB[5:3] taking on their DCIN[A:C] function. When operating in serial mode but
not in daisy-chain mode, this pin should be tied to DGND.
EN/ DIS
Rev. A | Page 12 of 32
= 1, the internal reference is enabled and the REFIN/REFOUT pin should be
EN/ DIS
= 0, the internal

Related parts for AD7656YSTZ