ICS8535AG-01T IDT, Integrated Device Technology Inc, ICS8535AG-01T Datasheet - Page 8

no-image

ICS8535AG-01T

Manufacturer Part Number
ICS8535AG-01T
Description
IC FANOUT BUFFER 1-4 20-TSSOP
Manufacturer
IDT, Integrated Device Technology Inc
Series
HiPerClockS™r
Type
Fanout Buffer (Distribution), Multiplexerr
Datasheet

Specifications of ICS8535AG-01T

Number Of Circuits
1
Ratio - Input:output
2:4
Differential - Input:output
No/Yes
Input
LVCMOS, LVTTL
Output
LVPECL
Frequency - Max
266MHz
Voltage - Supply
3.135 V ~ 3.465 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
20-TSSOP
Frequency-max
266MHz
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
8535AG-01T
R
I
CLK I
For applications not requiring the use of a clock input, it can be
left floating. Though not required, but for additional protection, a
1k
LVCMOS C
All control pins have internal pull-ups or pull-downs; additional
resistance is not required but can be added for additional
protection. A 1k
T
IDT
The clock layout topology shown below is a typical termination
for LVPECL outputs. The two different layouts mentioned are
recommended only as guidelines.
FOUT and nFOUT are low impedance follower outputs that gen-
erate ECL/LVPECL compatible outputs. Therefore, terminating
resistors (DC current path to ground) or current sources must be
used for functionality. These outputs are designed to drive 50
NPUTS
RTT =
ERMINATION FOR
ECOMMENDATIONS FOR
ICS8535-01
LOW SKEW, 1-to-4 LVCMOS/LVTTL-TO-3.3V LVPECL FANOUT BUFFER
resistor can be tied from the CLK input to ground.
/ ICS
NPUT
((V
:
F
FOUT
OH
IGURE
:
3.3V LVPECL FANOUT BUFFER
ONTROL
+ V
OL
2A. LVPECL O
) / (V
1
resistor can be used.
P
INS
LVPECL O
CC
Z
Z
:
– 2)) – 2
o
o
= 50
= 50
U
NUSED
Z
o
50
UTPUT
UTPUTS
I
NPUT AND
T
RTT
ERMINATION
50
A
V
PPLICATION
CC
FIN
- 2V
O
UTPUT
P
INS
8
I
NFORMATION
O
LVPECL O
All unused LVPECL outputs can be left floating. We recommend
that there is no trace attached. Both sides of the differential output
pair should either be left floating or terminated.
transmission lines. Matched impedance techniques should be
used to maximize operating frequency and minimize signal dis-
tortion. Figures 2A and 2B show two different layouts which are
recommended only as guidelines. Other suitable clock layouts
may exist and it would be recommended that the board design-
ers simulate to guarantee compatibility across all printed circuit
and clock component process variations.
UTPUTS
FOUT
F
IGURE
:
UTPUT
2B. LVPECL O
Z
Z
o
o
= 50
= 50
125
ICS8535AG-01 REV. F APRIL 12, 2007
84
UTPUT
3.3V
125
84
T
ERMINATION
FIN

Related parts for ICS8535AG-01T