ICS98ULPA877AKLF IDT, Integrated Device Technology Inc, ICS98ULPA877AKLF Datasheet - Page 6

no-image

ICS98ULPA877AKLF

Manufacturer Part Number
ICS98ULPA877AKLF
Description
IC CLOCK DRIVER 1.8V LP 40VFQFPN
Manufacturer
IDT, Integrated Device Technology Inc
Type
Driver, PLLr
Datasheet

Specifications of ICS98ULPA877AKLF

Input
Clock
Output
SSTL-18
Frequency - Max
410MHz
Voltage - Supply
1.7 V ~ 1.9 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
40-VFQFN, 40-VFQFPN
Frequency-max
410MHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
98ULPA877AKLF

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ICS98ULPA877AKLF
Manufacturer:
TI
Quantity:
5
Part Number:
ICS98ULPA877AKLF
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
ICS98ULPA877AKLF
Manufacturer:
ICS
Quantity:
20 000
Part Number:
ICS98ULPA877AKLFT
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
ICS98ULPA877A
NOTE: The PLL must be able to handle spread spectrum induced skew.
NOTE: Operating clock frequency indicates a range over which the PLL must be able to lock, but in which it is not
required to meet the other timing parameters. (Used for low speed system debug.)
NOTE: Application clock frequency indicates a range over which the PLL must meet all timing parameters.
NOTE: Stabilization time is the time required for the integrated PLL circuit to obtain phase lock of its feedback
signal to its reference signal, within the value specificied by the Static Phase Offset ( t ∅), after power-up.
normal operation, the stabilization time is also the time required for the integrated PLL circuit to obtain phase lock
of its feedback signal to its reference signal when CK and CK# go to a logic low state, enter the power-down mode
and later return to active operation. CK and CK# may be left floating after they have been driven low for one
complete clock cycle.
1177F—12/10/09
Commercial: TA = 0°C - 70°C; Industrial: TA = -40°C - +85°C;
Supply Voltage AVDDQ, VDDQ = 1.8 V +/- 0.1V (unless otherwise stated)
Max clock frequency
Application Frequency
Range
Input clock duty cycle
CLK stabilization
Timing Requirements
PARAMETER
SYMBOL
freq
freq
T
d
STAB
tin
App
op
1.8V+0.1V @ 25°C
1.8V+0.1V @ 25°C
CONDITIONS
6
MIN
160
95
40
MAX
410
410
60
15
UNITS
MHz
MHz
µs
%
During

Related parts for ICS98ULPA877AKLF