ICS9FG104DFLFT IDT, Integrated Device Technology Inc, ICS9FG104DFLFT Datasheet - Page 7

IC FREQ TIMING GENERATOR 28-SSOP

ICS9FG104DFLFT

Manufacturer Part Number
ICS9FG104DFLFT
Description
IC FREQ TIMING GENERATOR 28-SSOP
Manufacturer
IDT, Integrated Device Technology Inc
Type
Frequency Generatorr
Datasheet

Specifications of ICS9FG104DFLFT

Input
Clock, Crystal
Output
Differential
Frequency - Max
400MHz
Voltage - Supply
3.135 V ~ 3.465 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
28-SSOP
Frequency-max
400MHz
Number Of Elements
1
Supply Current
150mA
Pll Input Freq (min)
12.886MHz
Pll Input Freq (max)
27.5MHz
Operating Supply Voltage (typ)
3.3V
Operating Temp Range
0C to 70C
Package Type
SSOP
Output Frequency Range
100 to 400MHz
Operating Supply Voltage (min)
3.135V
Operating Supply Voltage (max)
3.465V
Operating Temperature Classification
Commercial
Pin Count
28
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
800-1254-2
9FG104DFLFT

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ICS9FG104DFLFT
Manufacturer:
IDT Integrated Device Technolo
Quantity:
1 969
Part Number:
ICS9FG104DFLFT
Manufacturer:
CMD
Quantity:
1 164
IDT
How to Write:
• Controller (host) sends a start bit.
• Controller (host) sends the write address DC
• ICS clock will acknowledge
• Controller (host) sends the begining byte location = N
• ICS clock will acknowledge
• Controller (host) sends the data byte count = X
• ICS clock will acknowledge
• Controller (host) starts sending Byte N through
• ICS clock will acknowledge each byte one at a time
• Controller (host) sends a Stop bit
ICS9FG104D
Frequency Generator for CPU, QPI, FBD, PCIe Gen 2 & SATA
®
Byte N + X -1
Frequency Generator for CPU, QPI, FBD, PCIe Gen 2 & SATA
WR
P
T
Beginning Byte N
Data Byte Count = X
Index Block Write Operation
Slave Address DC
Beginning Byte = N
Byte N + X - 1
Controller (Host)
General SMBus serial interface information for the ICS9FG104D
starT bit
stoP bit
WRite
(h)
ICS (Slave/Receiver)
ACK
ACK
ACK
ACK
ACK
(H)
7
How to Read:
• Controller (host) will send start bit.
• Controller (host) sends the write address DC
• ICS clock will acknowledge
• Controller (host) sends the begining byte
• ICS clock will acknowledge
• Controller (host) will send a separate start bit.
• Controller (host) sends the read address DD
• ICS clock will acknowledge
• ICS clock will send the data byte count = X
• ICS clock sends Byte N + X -1
• ICS clock sends Byte 0 through byte X (if X
• Controller (host) will need to acknowledge each byte
• Controllor (host) will send a not acknowledge bit
• Controller (host) will send a stop bit
location = N
was written to byte 8)
WR
RD
RT
N
P
T
Index Block Read Operation
Slave Address DC
Beginning Byte = N
Slave Address DD
Controller (Host)
Not acknowledge
ACK
ACK
Repeat starT
starT bit
stoP bit
WRite
ReaD
(h)
(h)
.
ICS (Slave/Receiver)
Data Byte Count = X
Beginning Byte N
Byte N + X - 1
ACK
ACK
ACK
1541C—12/16/10
(h)
(h)
(h)

Related parts for ICS9FG104DFLFT